Hybrid fixed/programmable header parser for network devices

A packet processor of a network device includes a forwarding engine that is configured to determine egress network interfaces via which packets received by the network device are to be transmitted. The packet processor also includes a header parser configured to parse header information in the packe...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Yerushalmi, Ilan, Kittner, Yaron, Peery, Adar, Amir, Aviram
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Yerushalmi, Ilan
Kittner, Yaron
Peery, Adar
Amir, Aviram
description A packet processor of a network device includes a forwarding engine that is configured to determine egress network interfaces via which packets received by the network device are to be transmitted. The packet processor also includes a header parser configured to parse header information in the packets received by the network device. The header parser includes a first parsing circuit that is configured to parse a first portion of a header of a packet and to prompt a programmable second parsing circuit to parse a second portion of the header. The first portion of the header has a header structure known to the first parsing circuit. The programmable second parsing circuit includes configurable circuitry and a memory to store control information that controls operation of the configurable circuitry to parse the second portion of the header.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US12058231B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US12058231B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US12058231B23</originalsourceid><addsrcrecordid>eNrjZLD2qEwqykxRSMusSE3RLyjKTy9KzM1NTMpJVchITUxJLVIoSCwqBlJp-UUKeakl5flF2QopqWWZyanFPAysaYk5xam8UJqbQdHNNcTZQze1ID8-tbggMTkVqCM-NNjQyMDUwsjY0MnImBg1AM1kL8Y</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Hybrid fixed/programmable header parser for network devices</title><source>esp@cenet</source><creator>Yerushalmi, Ilan ; Kittner, Yaron ; Peery, Adar ; Amir, Aviram</creator><creatorcontrib>Yerushalmi, Ilan ; Kittner, Yaron ; Peery, Adar ; Amir, Aviram</creatorcontrib><description>A packet processor of a network device includes a forwarding engine that is configured to determine egress network interfaces via which packets received by the network device are to be transmitted. The packet processor also includes a header parser configured to parse header information in the packets received by the network device. The header parser includes a first parsing circuit that is configured to parse a first portion of a header of a packet and to prompt a programmable second parsing circuit to parse a second portion of the header. The first portion of the header has a header structure known to the first parsing circuit. The programmable second parsing circuit includes configurable circuitry and a memory to store control information that controls operation of the configurable circuitry to parse the second portion of the header.</description><language>eng</language><subject>ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRICITY ; TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><creationdate>2024</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240806&amp;DB=EPODOC&amp;CC=US&amp;NR=12058231B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240806&amp;DB=EPODOC&amp;CC=US&amp;NR=12058231B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Yerushalmi, Ilan</creatorcontrib><creatorcontrib>Kittner, Yaron</creatorcontrib><creatorcontrib>Peery, Adar</creatorcontrib><creatorcontrib>Amir, Aviram</creatorcontrib><title>Hybrid fixed/programmable header parser for network devices</title><description>A packet processor of a network device includes a forwarding engine that is configured to determine egress network interfaces via which packets received by the network device are to be transmitted. The packet processor also includes a header parser configured to parse header information in the packets received by the network device. The header parser includes a first parsing circuit that is configured to parse a first portion of a header of a packet and to prompt a programmable second parsing circuit to parse a second portion of the header. The first portion of the header has a header structure known to the first parsing circuit. The programmable second parsing circuit includes configurable circuitry and a memory to store control information that controls operation of the configurable circuitry to parse the second portion of the header.</description><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRICITY</subject><subject>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2024</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLD2qEwqykxRSMusSE3RLyjKTy9KzM1NTMpJVchITUxJLVIoSCwqBlJp-UUKeakl5flF2QopqWWZyanFPAysaYk5xam8UJqbQdHNNcTZQze1ID8-tbggMTkVqCM-NNjQyMDUwsjY0MnImBg1AM1kL8Y</recordid><startdate>20240806</startdate><enddate>20240806</enddate><creator>Yerushalmi, Ilan</creator><creator>Kittner, Yaron</creator><creator>Peery, Adar</creator><creator>Amir, Aviram</creator><scope>EVB</scope></search><sort><creationdate>20240806</creationdate><title>Hybrid fixed/programmable header parser for network devices</title><author>Yerushalmi, Ilan ; Kittner, Yaron ; Peery, Adar ; Amir, Aviram</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US12058231B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2024</creationdate><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRICITY</topic><topic>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</topic><toplevel>online_resources</toplevel><creatorcontrib>Yerushalmi, Ilan</creatorcontrib><creatorcontrib>Kittner, Yaron</creatorcontrib><creatorcontrib>Peery, Adar</creatorcontrib><creatorcontrib>Amir, Aviram</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Yerushalmi, Ilan</au><au>Kittner, Yaron</au><au>Peery, Adar</au><au>Amir, Aviram</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Hybrid fixed/programmable header parser for network devices</title><date>2024-08-06</date><risdate>2024</risdate><abstract>A packet processor of a network device includes a forwarding engine that is configured to determine egress network interfaces via which packets received by the network device are to be transmitted. The packet processor also includes a header parser configured to parse header information in the packets received by the network device. The header parser includes a first parsing circuit that is configured to parse a first portion of a header of a packet and to prompt a programmable second parsing circuit to parse a second portion of the header. The first portion of the header has a header structure known to the first parsing circuit. The programmable second parsing circuit includes configurable circuitry and a memory to store control information that controls operation of the configurable circuitry to parse the second portion of the header.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US12058231B2
source esp@cenet
subjects ELECTRIC COMMUNICATION TECHNIQUE
ELECTRICITY
TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION
title Hybrid fixed/programmable header parser for network devices
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-01T20%3A54%3A03IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Yerushalmi,%20Ilan&rft.date=2024-08-06&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS12058231B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true