Apparatuses, systems, and methods for controlling cache allocations in a configurable combined private and shared cache in a processor-based system
Apparatuses, systems, and methods for controlling cache allocations in a configurable combined private and shared cache in a processor-based system. The processor-based system is configured to receive a cache allocation request to allocate a line in a share cache structure, which may further include...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Shannon, Richard James Jourdan, Stephan Jean Bendt, Jared Eric Erler, Matthew Robert |
description | Apparatuses, systems, and methods for controlling cache allocations in a configurable combined private and shared cache in a processor-based system. The processor-based system is configured to receive a cache allocation request to allocate a line in a share cache structure, which may further include a client identification (ID). The cache allocation request and the client ID can be compared to a sub-non-uniform memory access (NUMA) (sub-NUMA) bit mask and a client allocation bit mask to generate a cache allocation vector. The sub-NUMA bit mask may have been programmed to indicate that processing cores associated with a sub-NUMA region are available, whereas processing cores associated with other sub-NUMA regions are not available, and the client allocation bit mask may have been programmed to indicate that processing cores are available. The sub-NUMA bit mask and the client allocation bit mask can be combined to create a cache allocation vector that a cache allocation request to allocate a line serviced by one of processing cores. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US11947454B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US11947454B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US11947454B23</originalsourceid><addsrcrecordid>eNqNjTEOwjAMRbswIOAOZqdDoQgxAgKxA3Plpm4bKY2jOEXiHFyY0HIAJvt___c9Td4H59Bj6IVkBfKSQF1c0FbQUWi5EqjZg2IbPBujbQMKVUuAxrDCoNkKaAv4jdS66T2WhqLoSm2pAuf1EwMNhdKij9bID4zzrEiEfVqixNP4f55MajRCi9-cJcvL-X66puS4IHGoyFIoHrcs2-e7fJsf15t_Mh-lslCf</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Apparatuses, systems, and methods for controlling cache allocations in a configurable combined private and shared cache in a processor-based system</title><source>esp@cenet</source><creator>Shannon, Richard James ; Jourdan, Stephan Jean ; Bendt, Jared Eric ; Erler, Matthew Robert</creator><creatorcontrib>Shannon, Richard James ; Jourdan, Stephan Jean ; Bendt, Jared Eric ; Erler, Matthew Robert</creatorcontrib><description>Apparatuses, systems, and methods for controlling cache allocations in a configurable combined private and shared cache in a processor-based system. The processor-based system is configured to receive a cache allocation request to allocate a line in a share cache structure, which may further include a client identification (ID). The cache allocation request and the client ID can be compared to a sub-non-uniform memory access (NUMA) (sub-NUMA) bit mask and a client allocation bit mask to generate a cache allocation vector. The sub-NUMA bit mask may have been programmed to indicate that processing cores associated with a sub-NUMA region are available, whereas processing cores associated with other sub-NUMA regions are not available, and the client allocation bit mask may have been programmed to indicate that processing cores are available. The sub-NUMA bit mask and the client allocation bit mask can be combined to create a cache allocation vector that a cache allocation request to allocate a line serviced by one of processing cores.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2024</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20240402&DB=EPODOC&CC=US&NR=11947454B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20240402&DB=EPODOC&CC=US&NR=11947454B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Shannon, Richard James</creatorcontrib><creatorcontrib>Jourdan, Stephan Jean</creatorcontrib><creatorcontrib>Bendt, Jared Eric</creatorcontrib><creatorcontrib>Erler, Matthew Robert</creatorcontrib><title>Apparatuses, systems, and methods for controlling cache allocations in a configurable combined private and shared cache in a processor-based system</title><description>Apparatuses, systems, and methods for controlling cache allocations in a configurable combined private and shared cache in a processor-based system. The processor-based system is configured to receive a cache allocation request to allocate a line in a share cache structure, which may further include a client identification (ID). The cache allocation request and the client ID can be compared to a sub-non-uniform memory access (NUMA) (sub-NUMA) bit mask and a client allocation bit mask to generate a cache allocation vector. The sub-NUMA bit mask may have been programmed to indicate that processing cores associated with a sub-NUMA region are available, whereas processing cores associated with other sub-NUMA regions are not available, and the client allocation bit mask may have been programmed to indicate that processing cores are available. The sub-NUMA bit mask and the client allocation bit mask can be combined to create a cache allocation vector that a cache allocation request to allocate a line serviced by one of processing cores.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2024</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjTEOwjAMRbswIOAOZqdDoQgxAgKxA3Plpm4bKY2jOEXiHFyY0HIAJvt___c9Td4H59Bj6IVkBfKSQF1c0FbQUWi5EqjZg2IbPBujbQMKVUuAxrDCoNkKaAv4jdS66T2WhqLoSm2pAuf1EwMNhdKij9bID4zzrEiEfVqixNP4f55MajRCi9-cJcvL-X66puS4IHGoyFIoHrcs2-e7fJsf15t_Mh-lslCf</recordid><startdate>20240402</startdate><enddate>20240402</enddate><creator>Shannon, Richard James</creator><creator>Jourdan, Stephan Jean</creator><creator>Bendt, Jared Eric</creator><creator>Erler, Matthew Robert</creator><scope>EVB</scope></search><sort><creationdate>20240402</creationdate><title>Apparatuses, systems, and methods for controlling cache allocations in a configurable combined private and shared cache in a processor-based system</title><author>Shannon, Richard James ; Jourdan, Stephan Jean ; Bendt, Jared Eric ; Erler, Matthew Robert</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US11947454B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2024</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>Shannon, Richard James</creatorcontrib><creatorcontrib>Jourdan, Stephan Jean</creatorcontrib><creatorcontrib>Bendt, Jared Eric</creatorcontrib><creatorcontrib>Erler, Matthew Robert</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Shannon, Richard James</au><au>Jourdan, Stephan Jean</au><au>Bendt, Jared Eric</au><au>Erler, Matthew Robert</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Apparatuses, systems, and methods for controlling cache allocations in a configurable combined private and shared cache in a processor-based system</title><date>2024-04-02</date><risdate>2024</risdate><abstract>Apparatuses, systems, and methods for controlling cache allocations in a configurable combined private and shared cache in a processor-based system. The processor-based system is configured to receive a cache allocation request to allocate a line in a share cache structure, which may further include a client identification (ID). The cache allocation request and the client ID can be compared to a sub-non-uniform memory access (NUMA) (sub-NUMA) bit mask and a client allocation bit mask to generate a cache allocation vector. The sub-NUMA bit mask may have been programmed to indicate that processing cores associated with a sub-NUMA region are available, whereas processing cores associated with other sub-NUMA regions are not available, and the client allocation bit mask may have been programmed to indicate that processing cores are available. The sub-NUMA bit mask and the client allocation bit mask can be combined to create a cache allocation vector that a cache allocation request to allocate a line serviced by one of processing cores.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US11947454B2 |
source | esp@cenet |
subjects | CALCULATING COMPUTING COUNTING ELECTRIC DIGITAL DATA PROCESSING PHYSICS |
title | Apparatuses, systems, and methods for controlling cache allocations in a configurable combined private and shared cache in a processor-based system |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-19T08%3A08%3A10IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Shannon,%20Richard%20James&rft.date=2024-04-02&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS11947454B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |