Memory structure with self-adjusting capacitive coupling-based read and write assist

Disclosed is a memory structure that includes wordlines (WL) and cell supply lines (CSL) positioned between and parallel to voltage boost lines (VBLs). The VBLs enable capacitive coupling-based voltage boosting of the adjacent WL and/or CSL depending on whether a read or write assist is required. Du...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Raj, Vivek, Dharne, Shivraj G, Nandagopal, Bhuvan R
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Raj, Vivek
Dharne, Shivraj G
Nandagopal, Bhuvan R
description Disclosed is a memory structure that includes wordlines (WL) and cell supply lines (CSL) positioned between and parallel to voltage boost lines (VBLs). The VBLs enable capacitive coupling-based voltage boosting of the adjacent WL and/or CSL depending on whether a read or write assist is required. During a read operation, all VBLs for a selected row can be charged to create coupling capacitances with the WL and with the CSL and thereby boost both the wordline voltage (Vwl) and the cell supply voltage (Vcs) for a read assist. During a write operation, one VBL adjacent to the WL for a selected row can be charged to create a coupling capacitance with the WL only and thereby boost the Vwl for a write assist. The coupling capacitances created by charging VBLs in the structure is self-adjusting in that as the length of the rows increase so do the potential coupling capacitances.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US11900996B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US11900996B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US11900996B23</originalsourceid><addsrcrecordid>eNqNjEEKwjAQAHPxIOof1gcEWgUhV0Xx4sl6LmuyrZHYhOzG4u_twQd4GhiGmavmQq-YP8CSi5WSCUYvD2AKnUb3LCx-6MFiQuvFvwlsLClMTt-RyUEmdICDgzF7IUBmz7JUsw4D0-rHhVqfjs3hrCnFlnh60UDS3q51barKmN1-s_2n-QL08jmS</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Memory structure with self-adjusting capacitive coupling-based read and write assist</title><source>esp@cenet</source><creator>Raj, Vivek ; Dharne, Shivraj G ; Nandagopal, Bhuvan R</creator><creatorcontrib>Raj, Vivek ; Dharne, Shivraj G ; Nandagopal, Bhuvan R</creatorcontrib><description>Disclosed is a memory structure that includes wordlines (WL) and cell supply lines (CSL) positioned between and parallel to voltage boost lines (VBLs). The VBLs enable capacitive coupling-based voltage boosting of the adjacent WL and/or CSL depending on whether a read or write assist is required. During a read operation, all VBLs for a selected row can be charged to create coupling capacitances with the WL and with the CSL and thereby boost both the wordline voltage (Vwl) and the cell supply voltage (Vcs) for a read assist. During a write operation, one VBL adjacent to the WL for a selected row can be charged to create a coupling capacitance with the WL only and thereby boost the Vwl for a write assist. The coupling capacitances created by charging VBLs in the structure is self-adjusting in that as the length of the rows increase so do the potential coupling capacitances.</description><language>eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2024</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240213&amp;DB=EPODOC&amp;CC=US&amp;NR=11900996B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25563,76318</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240213&amp;DB=EPODOC&amp;CC=US&amp;NR=11900996B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Raj, Vivek</creatorcontrib><creatorcontrib>Dharne, Shivraj G</creatorcontrib><creatorcontrib>Nandagopal, Bhuvan R</creatorcontrib><title>Memory structure with self-adjusting capacitive coupling-based read and write assist</title><description>Disclosed is a memory structure that includes wordlines (WL) and cell supply lines (CSL) positioned between and parallel to voltage boost lines (VBLs). The VBLs enable capacitive coupling-based voltage boosting of the adjacent WL and/or CSL depending on whether a read or write assist is required. During a read operation, all VBLs for a selected row can be charged to create coupling capacitances with the WL and with the CSL and thereby boost both the wordline voltage (Vwl) and the cell supply voltage (Vcs) for a read assist. During a write operation, one VBL adjacent to the WL for a selected row can be charged to create a coupling capacitance with the WL only and thereby boost the Vwl for a write assist. The coupling capacitances created by charging VBLs in the structure is self-adjusting in that as the length of the rows increase so do the potential coupling capacitances.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2024</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjEEKwjAQAHPxIOof1gcEWgUhV0Xx4sl6LmuyrZHYhOzG4u_twQd4GhiGmavmQq-YP8CSi5WSCUYvD2AKnUb3LCx-6MFiQuvFvwlsLClMTt-RyUEmdICDgzF7IUBmz7JUsw4D0-rHhVqfjs3hrCnFlnh60UDS3q51barKmN1-s_2n-QL08jmS</recordid><startdate>20240213</startdate><enddate>20240213</enddate><creator>Raj, Vivek</creator><creator>Dharne, Shivraj G</creator><creator>Nandagopal, Bhuvan R</creator><scope>EVB</scope></search><sort><creationdate>20240213</creationdate><title>Memory structure with self-adjusting capacitive coupling-based read and write assist</title><author>Raj, Vivek ; Dharne, Shivraj G ; Nandagopal, Bhuvan R</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US11900996B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2024</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>Raj, Vivek</creatorcontrib><creatorcontrib>Dharne, Shivraj G</creatorcontrib><creatorcontrib>Nandagopal, Bhuvan R</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Raj, Vivek</au><au>Dharne, Shivraj G</au><au>Nandagopal, Bhuvan R</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Memory structure with self-adjusting capacitive coupling-based read and write assist</title><date>2024-02-13</date><risdate>2024</risdate><abstract>Disclosed is a memory structure that includes wordlines (WL) and cell supply lines (CSL) positioned between and parallel to voltage boost lines (VBLs). The VBLs enable capacitive coupling-based voltage boosting of the adjacent WL and/or CSL depending on whether a read or write assist is required. During a read operation, all VBLs for a selected row can be charged to create coupling capacitances with the WL and with the CSL and thereby boost both the wordline voltage (Vwl) and the cell supply voltage (Vcs) for a read assist. During a write operation, one VBL adjacent to the WL for a selected row can be charged to create a coupling capacitance with the WL only and thereby boost the Vwl for a write assist. The coupling capacitances created by charging VBLs in the structure is self-adjusting in that as the length of the rows increase so do the potential coupling capacitances.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US11900996B2
source esp@cenet
subjects INFORMATION STORAGE
PHYSICS
STATIC STORES
title Memory structure with self-adjusting capacitive coupling-based read and write assist
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-12T16%3A47%3A12IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Raj,%20Vivek&rft.date=2024-02-13&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS11900996B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true