Managing trim commands in a memory sub-system

Disclosed is a system that comprises a memory device and a processing device, operatively coupled with the memory device, to perform operations that include receiving, by the processing device, a trim command on the memory device, wherein the trim command references a range of logical block addresse...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Kao, Chih-Kuo, Chen, Yueh-Hung, Zhu, Fangfang, Simionescu, Horia, Zhu, Jiangli
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Kao, Chih-Kuo
Chen, Yueh-Hung
Zhu, Fangfang
Simionescu, Horia
Zhu, Jiangli
description Disclosed is a system that comprises a memory device and a processing device, operatively coupled with the memory device, to perform operations that include receiving, by the processing device, a trim command on the memory device, wherein the trim command references a range of logical block addresses (LBAs). The operations performed by the processing device further include identifying a group of memory cells corresponding to the range of LBAs, wherein the group of memory cells comprises one or more management units (MUs). The operations performed by the processing device further include updating a data structure associated with the group of memory cells to reference the request; receiving a memory access command with respect to the group of memory cells. The operations performed by the processing device further include responsive to determining that the data structure associated with the group of memory cells references the trim command, blocking the memory access command; performing, on the group of memory cells, a trim operation specified by the trim command; updating the data structure to indicate the completion of the trim operation; and responsive to determining that the data structure indicates the completion of the trim operation, performing a memory access operation specified by the memory access command.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US11868642B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US11868642B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US11868642B23</originalsourceid><addsrcrecordid>eNrjZND1TcxLTM_MS1coKcrMVUjOz81NzEspVsjMU0hUyE3NzS-qVCguTdItriwuSc3lYWBNS8wpTuWF0twMim6uIc4euqkF-fGpxQWJyal5qSXxocGGhhZmFmYmRk5GxsSoAQCywiot</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Managing trim commands in a memory sub-system</title><source>esp@cenet</source><creator>Kao, Chih-Kuo ; Chen, Yueh-Hung ; Zhu, Fangfang ; Simionescu, Horia ; Zhu, Jiangli</creator><creatorcontrib>Kao, Chih-Kuo ; Chen, Yueh-Hung ; Zhu, Fangfang ; Simionescu, Horia ; Zhu, Jiangli</creatorcontrib><description>Disclosed is a system that comprises a memory device and a processing device, operatively coupled with the memory device, to perform operations that include receiving, by the processing device, a trim command on the memory device, wherein the trim command references a range of logical block addresses (LBAs). The operations performed by the processing device further include identifying a group of memory cells corresponding to the range of LBAs, wherein the group of memory cells comprises one or more management units (MUs). The operations performed by the processing device further include updating a data structure associated with the group of memory cells to reference the request; receiving a memory access command with respect to the group of memory cells. The operations performed by the processing device further include responsive to determining that the data structure associated with the group of memory cells references the trim command, blocking the memory access command; performing, on the group of memory cells, a trim operation specified by the trim command; updating the data structure to indicate the completion of the trim operation; and responsive to determining that the data structure indicates the completion of the trim operation, performing a memory access operation specified by the memory access command.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2024</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240109&amp;DB=EPODOC&amp;CC=US&amp;NR=11868642B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,309,781,886,25569,76552</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240109&amp;DB=EPODOC&amp;CC=US&amp;NR=11868642B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Kao, Chih-Kuo</creatorcontrib><creatorcontrib>Chen, Yueh-Hung</creatorcontrib><creatorcontrib>Zhu, Fangfang</creatorcontrib><creatorcontrib>Simionescu, Horia</creatorcontrib><creatorcontrib>Zhu, Jiangli</creatorcontrib><title>Managing trim commands in a memory sub-system</title><description>Disclosed is a system that comprises a memory device and a processing device, operatively coupled with the memory device, to perform operations that include receiving, by the processing device, a trim command on the memory device, wherein the trim command references a range of logical block addresses (LBAs). The operations performed by the processing device further include identifying a group of memory cells corresponding to the range of LBAs, wherein the group of memory cells comprises one or more management units (MUs). The operations performed by the processing device further include updating a data structure associated with the group of memory cells to reference the request; receiving a memory access command with respect to the group of memory cells. The operations performed by the processing device further include responsive to determining that the data structure associated with the group of memory cells references the trim command, blocking the memory access command; performing, on the group of memory cells, a trim operation specified by the trim command; updating the data structure to indicate the completion of the trim operation; and responsive to determining that the data structure indicates the completion of the trim operation, performing a memory access operation specified by the memory access command.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2024</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZND1TcxLTM_MS1coKcrMVUjOz81NzEspVsjMU0hUyE3NzS-qVCguTdItriwuSc3lYWBNS8wpTuWF0twMim6uIc4euqkF-fGpxQWJyal5qSXxocGGhhZmFmYmRk5GxsSoAQCywiot</recordid><startdate>20240109</startdate><enddate>20240109</enddate><creator>Kao, Chih-Kuo</creator><creator>Chen, Yueh-Hung</creator><creator>Zhu, Fangfang</creator><creator>Simionescu, Horia</creator><creator>Zhu, Jiangli</creator><scope>EVB</scope></search><sort><creationdate>20240109</creationdate><title>Managing trim commands in a memory sub-system</title><author>Kao, Chih-Kuo ; Chen, Yueh-Hung ; Zhu, Fangfang ; Simionescu, Horia ; Zhu, Jiangli</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US11868642B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2024</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>Kao, Chih-Kuo</creatorcontrib><creatorcontrib>Chen, Yueh-Hung</creatorcontrib><creatorcontrib>Zhu, Fangfang</creatorcontrib><creatorcontrib>Simionescu, Horia</creatorcontrib><creatorcontrib>Zhu, Jiangli</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Kao, Chih-Kuo</au><au>Chen, Yueh-Hung</au><au>Zhu, Fangfang</au><au>Simionescu, Horia</au><au>Zhu, Jiangli</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Managing trim commands in a memory sub-system</title><date>2024-01-09</date><risdate>2024</risdate><abstract>Disclosed is a system that comprises a memory device and a processing device, operatively coupled with the memory device, to perform operations that include receiving, by the processing device, a trim command on the memory device, wherein the trim command references a range of logical block addresses (LBAs). The operations performed by the processing device further include identifying a group of memory cells corresponding to the range of LBAs, wherein the group of memory cells comprises one or more management units (MUs). The operations performed by the processing device further include updating a data structure associated with the group of memory cells to reference the request; receiving a memory access command with respect to the group of memory cells. The operations performed by the processing device further include responsive to determining that the data structure associated with the group of memory cells references the trim command, blocking the memory access command; performing, on the group of memory cells, a trim operation specified by the trim command; updating the data structure to indicate the completion of the trim operation; and responsive to determining that the data structure indicates the completion of the trim operation, performing a memory access operation specified by the memory access command.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US11868642B2
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title Managing trim commands in a memory sub-system
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-15T21%3A11%3A30IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Kao,%20Chih-Kuo&rft.date=2024-01-09&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS11868642B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true