Nonvolatile memory device supporting high-efficiency I/O interface

A nonvolatile memory device includes a first pin that receives a first signal, a second pin that receives a second signal, third pins that receive third signals, a fourth pin that receives a write enable signal, a memory cell array, and a memory interface circuit that obtains a command, an address,...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Lee, Seonkyoo, Jeong, Byunghoon, Ihm, Jeongdon, Yoon, Chiweon
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Lee, Seonkyoo
Jeong, Byunghoon
Ihm, Jeongdon
Yoon, Chiweon
description A nonvolatile memory device includes a first pin that receives a first signal, a second pin that receives a second signal, third pins that receive third signals, a fourth pin that receives a write enable signal, a memory cell array, and a memory interface circuit that obtains a command, an address, and data from the third signals in a first mode and obtains the command and the address from the first signal and the second signal and the data from the third signals in a second mode. In the first mode, the memory interface circuit obtains the command from the third signals and obtains the address from the third signals. In the second mode, the memory interface circuit obtains the command from the first signal and the second signal and obtains the address from the first signal and the second signal.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US11714579B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US11714579B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US11714579B23</originalsourceid><addsrcrecordid>eNrjZHDyy88ry89JLMnMSVXITc3NL6pUSEkty0xOVSguLSjILyrJzEtXyMhMz9BNTUvLTM5MzUuuVPDU91fIzCtJLUpLTE7lYWBNS8wpTuWF0twMim6uIc4euqkF-fGpxQVAJXmpJfGhwYaG5oYmpuaWTkbGxKgBAGqsMmw</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Nonvolatile memory device supporting high-efficiency I/O interface</title><source>esp@cenet</source><creator>Lee, Seonkyoo ; Jeong, Byunghoon ; Ihm, Jeongdon ; Yoon, Chiweon</creator><creatorcontrib>Lee, Seonkyoo ; Jeong, Byunghoon ; Ihm, Jeongdon ; Yoon, Chiweon</creatorcontrib><description>A nonvolatile memory device includes a first pin that receives a first signal, a second pin that receives a second signal, third pins that receive third signals, a fourth pin that receives a write enable signal, a memory cell array, and a memory interface circuit that obtains a command, an address, and data from the third signals in a first mode and obtains the command and the address from the first signal and the second signal and the data from the third signals in a second mode. In the first mode, the memory interface circuit obtains the command from the third signals and obtains the address from the third signals. In the second mode, the memory interface circuit obtains the command from the first signal and the second signal and obtains the address from the first signal and the second signal.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230801&amp;DB=EPODOC&amp;CC=US&amp;NR=11714579B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,309,781,886,25569,76552</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230801&amp;DB=EPODOC&amp;CC=US&amp;NR=11714579B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Lee, Seonkyoo</creatorcontrib><creatorcontrib>Jeong, Byunghoon</creatorcontrib><creatorcontrib>Ihm, Jeongdon</creatorcontrib><creatorcontrib>Yoon, Chiweon</creatorcontrib><title>Nonvolatile memory device supporting high-efficiency I/O interface</title><description>A nonvolatile memory device includes a first pin that receives a first signal, a second pin that receives a second signal, third pins that receive third signals, a fourth pin that receives a write enable signal, a memory cell array, and a memory interface circuit that obtains a command, an address, and data from the third signals in a first mode and obtains the command and the address from the first signal and the second signal and the data from the third signals in a second mode. In the first mode, the memory interface circuit obtains the command from the third signals and obtains the address from the third signals. In the second mode, the memory interface circuit obtains the command from the first signal and the second signal and obtains the address from the first signal and the second signal.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZHDyy88ry89JLMnMSVXITc3NL6pUSEkty0xOVSguLSjILyrJzEtXyMhMz9BNTUvLTM5MzUuuVPDU91fIzCtJLUpLTE7lYWBNS8wpTuWF0twMim6uIc4euqkF-fGpxQVAJXmpJfGhwYaG5oYmpuaWTkbGxKgBAGqsMmw</recordid><startdate>20230801</startdate><enddate>20230801</enddate><creator>Lee, Seonkyoo</creator><creator>Jeong, Byunghoon</creator><creator>Ihm, Jeongdon</creator><creator>Yoon, Chiweon</creator><scope>EVB</scope></search><sort><creationdate>20230801</creationdate><title>Nonvolatile memory device supporting high-efficiency I/O interface</title><author>Lee, Seonkyoo ; Jeong, Byunghoon ; Ihm, Jeongdon ; Yoon, Chiweon</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US11714579B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2023</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>Lee, Seonkyoo</creatorcontrib><creatorcontrib>Jeong, Byunghoon</creatorcontrib><creatorcontrib>Ihm, Jeongdon</creatorcontrib><creatorcontrib>Yoon, Chiweon</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Lee, Seonkyoo</au><au>Jeong, Byunghoon</au><au>Ihm, Jeongdon</au><au>Yoon, Chiweon</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Nonvolatile memory device supporting high-efficiency I/O interface</title><date>2023-08-01</date><risdate>2023</risdate><abstract>A nonvolatile memory device includes a first pin that receives a first signal, a second pin that receives a second signal, third pins that receive third signals, a fourth pin that receives a write enable signal, a memory cell array, and a memory interface circuit that obtains a command, an address, and data from the third signals in a first mode and obtains the command and the address from the first signal and the second signal and the data from the third signals in a second mode. In the first mode, the memory interface circuit obtains the command from the third signals and obtains the address from the third signals. In the second mode, the memory interface circuit obtains the command from the first signal and the second signal and obtains the address from the first signal and the second signal.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US11714579B2
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
INFORMATION STORAGE
PHYSICS
STATIC STORES
title Nonvolatile memory device supporting high-efficiency I/O interface
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-15T16%3A49%3A17IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Lee,%20Seonkyoo&rft.date=2023-08-01&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS11714579B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true