Vertical memory devices including charge trapping patterns with improved retention characteristics

A vertical memory device includes a channel extending vertically on a substrate. A charge storage structure is disposed on a sidewall of the channel. Gate electrodes are spaced apart from each other vertically and surround the charge storage structure. A first insulation pattern includes an air gap...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Son, Younghwan, Lee, Suhyeong, Jeong, Sanghoon, Lim, Juyoung, Shim, Sunil
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Son, Younghwan
Lee, Suhyeong
Jeong, Sanghoon
Lim, Juyoung
Shim, Sunil
description A vertical memory device includes a channel extending vertically on a substrate. A charge storage structure is disposed on a sidewall of the channel. Gate electrodes are spaced apart from each other vertically and surround the charge storage structure. A first insulation pattern includes an air gap between the gate electrodes. The charge storage structure includes a tunnel insulation layer, a charge trapping pattern, and a first blocking pattern sequentially stacked horizontally. The charge storage structure includes charge trapping patterns spaced apart from each other vertically. Each of the charge trapping patterns faces one of the gate electrodes horizontally. A length in the first direction of an outer sidewall of each of the charge trapping patterns facing the first blocking pattern is less than that of an inner sidewall thereof facing the tunnel insulation layer.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US11665900B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US11665900B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US11665900B23</originalsourceid><addsrcrecordid>eNqNjEsKwkAQBbNxIeod2gMIiWLAraK497MN4-SZNExmhp424u2N4gFcFQ_q1Ti7XSHK1jjq0AV5UY2eLRKxt-5Rs2_ItkYakIqJ8bOjUYX4RE_WlriLEnrUJFB45eC_B2MHh9OQTtNsdDcuYfbjJJsf9ufdcYEYKqRoLDy0upyKoizXmzzfLlf_OG8C5T-e</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Vertical memory devices including charge trapping patterns with improved retention characteristics</title><source>esp@cenet</source><creator>Son, Younghwan ; Lee, Suhyeong ; Jeong, Sanghoon ; Lim, Juyoung ; Shim, Sunil</creator><creatorcontrib>Son, Younghwan ; Lee, Suhyeong ; Jeong, Sanghoon ; Lim, Juyoung ; Shim, Sunil</creatorcontrib><description>A vertical memory device includes a channel extending vertically on a substrate. A charge storage structure is disposed on a sidewall of the channel. Gate electrodes are spaced apart from each other vertically and surround the charge storage structure. A first insulation pattern includes an air gap between the gate electrodes. The charge storage structure includes a tunnel insulation layer, a charge trapping pattern, and a first blocking pattern sequentially stacked horizontally. The charge storage structure includes charge trapping patterns spaced apart from each other vertically. Each of the charge trapping patterns faces one of the gate electrodes horizontally. A length in the first direction of an outer sidewall of each of the charge trapping patterns facing the first blocking pattern is less than that of an inner sidewall thereof facing the tunnel insulation layer.</description><language>eng</language><subject>ELECTRICITY</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230530&amp;DB=EPODOC&amp;CC=US&amp;NR=11665900B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230530&amp;DB=EPODOC&amp;CC=US&amp;NR=11665900B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Son, Younghwan</creatorcontrib><creatorcontrib>Lee, Suhyeong</creatorcontrib><creatorcontrib>Jeong, Sanghoon</creatorcontrib><creatorcontrib>Lim, Juyoung</creatorcontrib><creatorcontrib>Shim, Sunil</creatorcontrib><title>Vertical memory devices including charge trapping patterns with improved retention characteristics</title><description>A vertical memory device includes a channel extending vertically on a substrate. A charge storage structure is disposed on a sidewall of the channel. Gate electrodes are spaced apart from each other vertically and surround the charge storage structure. A first insulation pattern includes an air gap between the gate electrodes. The charge storage structure includes a tunnel insulation layer, a charge trapping pattern, and a first blocking pattern sequentially stacked horizontally. The charge storage structure includes charge trapping patterns spaced apart from each other vertically. Each of the charge trapping patterns faces one of the gate electrodes horizontally. A length in the first direction of an outer sidewall of each of the charge trapping patterns facing the first blocking pattern is less than that of an inner sidewall thereof facing the tunnel insulation layer.</description><subject>ELECTRICITY</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjEsKwkAQBbNxIeod2gMIiWLAraK497MN4-SZNExmhp424u2N4gFcFQ_q1Ti7XSHK1jjq0AV5UY2eLRKxt-5Rs2_ItkYakIqJ8bOjUYX4RE_WlriLEnrUJFB45eC_B2MHh9OQTtNsdDcuYfbjJJsf9ufdcYEYKqRoLDy0upyKoizXmzzfLlf_OG8C5T-e</recordid><startdate>20230530</startdate><enddate>20230530</enddate><creator>Son, Younghwan</creator><creator>Lee, Suhyeong</creator><creator>Jeong, Sanghoon</creator><creator>Lim, Juyoung</creator><creator>Shim, Sunil</creator><scope>EVB</scope></search><sort><creationdate>20230530</creationdate><title>Vertical memory devices including charge trapping patterns with improved retention characteristics</title><author>Son, Younghwan ; Lee, Suhyeong ; Jeong, Sanghoon ; Lim, Juyoung ; Shim, Sunil</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US11665900B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2023</creationdate><topic>ELECTRICITY</topic><toplevel>online_resources</toplevel><creatorcontrib>Son, Younghwan</creatorcontrib><creatorcontrib>Lee, Suhyeong</creatorcontrib><creatorcontrib>Jeong, Sanghoon</creatorcontrib><creatorcontrib>Lim, Juyoung</creatorcontrib><creatorcontrib>Shim, Sunil</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Son, Younghwan</au><au>Lee, Suhyeong</au><au>Jeong, Sanghoon</au><au>Lim, Juyoung</au><au>Shim, Sunil</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Vertical memory devices including charge trapping patterns with improved retention characteristics</title><date>2023-05-30</date><risdate>2023</risdate><abstract>A vertical memory device includes a channel extending vertically on a substrate. A charge storage structure is disposed on a sidewall of the channel. Gate electrodes are spaced apart from each other vertically and surround the charge storage structure. A first insulation pattern includes an air gap between the gate electrodes. The charge storage structure includes a tunnel insulation layer, a charge trapping pattern, and a first blocking pattern sequentially stacked horizontally. The charge storage structure includes charge trapping patterns spaced apart from each other vertically. Each of the charge trapping patterns faces one of the gate electrodes horizontally. A length in the first direction of an outer sidewall of each of the charge trapping patterns facing the first blocking pattern is less than that of an inner sidewall thereof facing the tunnel insulation layer.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US11665900B2
source esp@cenet
subjects ELECTRICITY
title Vertical memory devices including charge trapping patterns with improved retention characteristics
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-26T06%3A07%3A32IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Son,%20Younghwan&rft.date=2023-05-30&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS11665900B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true