Vertical tunneling field effect transistor with dual liner bottom spacer

Embodiments of the present invention are directed to fabrication method and resulting structures for vertical tunneling field effect transistors (VFETs) having a dual liner bottom spacer. In a non-limiting embodiment of the invention, a first liner is formed on a top surface of a source or drain (S/...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Bergendahl, Marc A, Teehan, Sean, Miller, Eric, Cheng, Kangguo, Sporre, John
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Bergendahl, Marc A
Teehan, Sean
Miller, Eric
Cheng, Kangguo
Sporre, John
description Embodiments of the present invention are directed to fabrication method and resulting structures for vertical tunneling field effect transistors (VFETs) having a dual liner bottom spacer. In a non-limiting embodiment of the invention, a first liner is formed on a top surface of a source or drain (S/D) region and sidewalls of a semiconductor fin. Portions of a spacer are removed to expose a first region and a second region of the first liner. The first region of the first liner is directly on the S/D region and the second region is over the semiconductor fin. A second liner is formed on the first liner. A first portion of the second liner is formed by selectively depositing dielectric material on the exposed first region and exposed second region of the first liner. The first liner and the second liner collectively define the dual liner bottom spacer.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US11646235B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US11646235B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US11646235B23</originalsourceid><addsrcrecordid>eNqNyr0NwjAQBlA3FAjY4RiAIglkAFCi9Py0kXE-w0nmHNkXsT4RYgCq17yl6W5Iys4G0kkEgeVBnhEGgvdwSpqsZM4aE71ZnzRM850bEt2janxRHq1DWpuFtyFj83Nltm1zOXU7jLHH9wi0v56Lot7XZXU4ltU_5wPhfDTi</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Vertical tunneling field effect transistor with dual liner bottom spacer</title><source>esp@cenet</source><creator>Bergendahl, Marc A ; Teehan, Sean ; Miller, Eric ; Cheng, Kangguo ; Sporre, John</creator><creatorcontrib>Bergendahl, Marc A ; Teehan, Sean ; Miller, Eric ; Cheng, Kangguo ; Sporre, John</creatorcontrib><description>Embodiments of the present invention are directed to fabrication method and resulting structures for vertical tunneling field effect transistors (VFETs) having a dual liner bottom spacer. In a non-limiting embodiment of the invention, a first liner is formed on a top surface of a source or drain (S/D) region and sidewalls of a semiconductor fin. Portions of a spacer are removed to expose a first region and a second region of the first liner. The first region of the first liner is directly on the S/D region and the second region is over the semiconductor fin. A second liner is formed on the first liner. A first portion of the second liner is formed by selectively depositing dielectric material on the exposed first region and exposed second region of the first liner. The first liner and the second liner collectively define the dual liner bottom spacer.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230509&amp;DB=EPODOC&amp;CC=US&amp;NR=11646235B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230509&amp;DB=EPODOC&amp;CC=US&amp;NR=11646235B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Bergendahl, Marc A</creatorcontrib><creatorcontrib>Teehan, Sean</creatorcontrib><creatorcontrib>Miller, Eric</creatorcontrib><creatorcontrib>Cheng, Kangguo</creatorcontrib><creatorcontrib>Sporre, John</creatorcontrib><title>Vertical tunneling field effect transistor with dual liner bottom spacer</title><description>Embodiments of the present invention are directed to fabrication method and resulting structures for vertical tunneling field effect transistors (VFETs) having a dual liner bottom spacer. In a non-limiting embodiment of the invention, a first liner is formed on a top surface of a source or drain (S/D) region and sidewalls of a semiconductor fin. Portions of a spacer are removed to expose a first region and a second region of the first liner. The first region of the first liner is directly on the S/D region and the second region is over the semiconductor fin. A second liner is formed on the first liner. A first portion of the second liner is formed by selectively depositing dielectric material on the exposed first region and exposed second region of the first liner. The first liner and the second liner collectively define the dual liner bottom spacer.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNyr0NwjAQBlA3FAjY4RiAIglkAFCi9Py0kXE-w0nmHNkXsT4RYgCq17yl6W5Iys4G0kkEgeVBnhEGgvdwSpqsZM4aE71ZnzRM850bEt2janxRHq1DWpuFtyFj83Nltm1zOXU7jLHH9wi0v56Lot7XZXU4ltU_5wPhfDTi</recordid><startdate>20230509</startdate><enddate>20230509</enddate><creator>Bergendahl, Marc A</creator><creator>Teehan, Sean</creator><creator>Miller, Eric</creator><creator>Cheng, Kangguo</creator><creator>Sporre, John</creator><scope>EVB</scope></search><sort><creationdate>20230509</creationdate><title>Vertical tunneling field effect transistor with dual liner bottom spacer</title><author>Bergendahl, Marc A ; Teehan, Sean ; Miller, Eric ; Cheng, Kangguo ; Sporre, John</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US11646235B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2023</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>Bergendahl, Marc A</creatorcontrib><creatorcontrib>Teehan, Sean</creatorcontrib><creatorcontrib>Miller, Eric</creatorcontrib><creatorcontrib>Cheng, Kangguo</creatorcontrib><creatorcontrib>Sporre, John</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Bergendahl, Marc A</au><au>Teehan, Sean</au><au>Miller, Eric</au><au>Cheng, Kangguo</au><au>Sporre, John</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Vertical tunneling field effect transistor with dual liner bottom spacer</title><date>2023-05-09</date><risdate>2023</risdate><abstract>Embodiments of the present invention are directed to fabrication method and resulting structures for vertical tunneling field effect transistors (VFETs) having a dual liner bottom spacer. In a non-limiting embodiment of the invention, a first liner is formed on a top surface of a source or drain (S/D) region and sidewalls of a semiconductor fin. Portions of a spacer are removed to expose a first region and a second region of the first liner. The first region of the first liner is directly on the S/D region and the second region is over the semiconductor fin. A second liner is formed on the first liner. A first portion of the second liner is formed by selectively depositing dielectric material on the exposed first region and exposed second region of the first liner. The first liner and the second liner collectively define the dual liner bottom spacer.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US11646235B2
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title Vertical tunneling field effect transistor with dual liner bottom spacer
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-07T07%3A50%3A40IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Bergendahl,%20Marc%20A&rft.date=2023-05-09&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS11646235B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true