Protocol for memory power-mode control

In one embodiment, a memory device includes a memory core and input receivers to receive commands and data. The memory device also includes a register to store a value that indicates whether a subset of the input receivers are powered down in response to a control signal. A memory controller transmi...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Richardson, Wayne S, Ware, Frederick A, Ellis, Wayne F, Kasamsetty, Kishore Ven, Lai, Lawrence, Bansal, Akash
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Richardson, Wayne S
Ware, Frederick A
Ellis, Wayne F
Kasamsetty, Kishore Ven
Lai, Lawrence
Bansal, Akash
description In one embodiment, a memory device includes a memory core and input receivers to receive commands and data. The memory device also includes a register to store a value that indicates whether a subset of the input receivers are powered down in response to a control signal. A memory controller transmits commands and data to the memory device. The memory controller also transmits the value to indicate whether a subset of the input receivers of the memory device are powered down in response to the control signal. In addition, in response to a self-fresh command, the memory device defers entry into a self-refresh operation until receipt of the control signal that is received after receiving the self-refresh command.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US11621030B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US11621030B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US11621030B23</originalsourceid><addsrcrecordid>eNrjZFALKMovyU_Oz1FIyy9SyE3NzS-qVCjIL08t0s3NT0lVSM7PKynKz-FhYE1LzClO5YXS3AyKbq4hzh66qQX58anFBYnJqXmpJfGhwYaGZkaGBsYGTkbGxKgBAIhXJ88</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Protocol for memory power-mode control</title><source>esp@cenet</source><creator>Richardson, Wayne S ; Ware, Frederick A ; Ellis, Wayne F ; Kasamsetty, Kishore Ven ; Lai, Lawrence ; Bansal, Akash</creator><creatorcontrib>Richardson, Wayne S ; Ware, Frederick A ; Ellis, Wayne F ; Kasamsetty, Kishore Ven ; Lai, Lawrence ; Bansal, Akash</creatorcontrib><description>In one embodiment, a memory device includes a memory core and input receivers to receive commands and data. The memory device also includes a register to store a value that indicates whether a subset of the input receivers are powered down in response to a control signal. A memory controller transmits commands and data to the memory device. The memory controller also transmits the value to indicate whether a subset of the input receivers of the memory device are powered down in response to the control signal. In addition, in response to a self-fresh command, the memory device defers entry into a self-refresh operation until receipt of the control signal that is received after receiving the self-refresh command.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230404&amp;DB=EPODOC&amp;CC=US&amp;NR=11621030B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230404&amp;DB=EPODOC&amp;CC=US&amp;NR=11621030B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Richardson, Wayne S</creatorcontrib><creatorcontrib>Ware, Frederick A</creatorcontrib><creatorcontrib>Ellis, Wayne F</creatorcontrib><creatorcontrib>Kasamsetty, Kishore Ven</creatorcontrib><creatorcontrib>Lai, Lawrence</creatorcontrib><creatorcontrib>Bansal, Akash</creatorcontrib><title>Protocol for memory power-mode control</title><description>In one embodiment, a memory device includes a memory core and input receivers to receive commands and data. The memory device also includes a register to store a value that indicates whether a subset of the input receivers are powered down in response to a control signal. A memory controller transmits commands and data to the memory device. The memory controller also transmits the value to indicate whether a subset of the input receivers of the memory device are powered down in response to the control signal. In addition, in response to a self-fresh command, the memory device defers entry into a self-refresh operation until receipt of the control signal that is received after receiving the self-refresh command.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZFALKMovyU_Oz1FIyy9SyE3NzS-qVCjIL08t0s3NT0lVSM7PKynKz-FhYE1LzClO5YXS3AyKbq4hzh66qQX58anFBYnJqXmpJfGhwYaGZkaGBsYGTkbGxKgBAIhXJ88</recordid><startdate>20230404</startdate><enddate>20230404</enddate><creator>Richardson, Wayne S</creator><creator>Ware, Frederick A</creator><creator>Ellis, Wayne F</creator><creator>Kasamsetty, Kishore Ven</creator><creator>Lai, Lawrence</creator><creator>Bansal, Akash</creator><scope>EVB</scope></search><sort><creationdate>20230404</creationdate><title>Protocol for memory power-mode control</title><author>Richardson, Wayne S ; Ware, Frederick A ; Ellis, Wayne F ; Kasamsetty, Kishore Ven ; Lai, Lawrence ; Bansal, Akash</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US11621030B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2023</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>Richardson, Wayne S</creatorcontrib><creatorcontrib>Ware, Frederick A</creatorcontrib><creatorcontrib>Ellis, Wayne F</creatorcontrib><creatorcontrib>Kasamsetty, Kishore Ven</creatorcontrib><creatorcontrib>Lai, Lawrence</creatorcontrib><creatorcontrib>Bansal, Akash</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Richardson, Wayne S</au><au>Ware, Frederick A</au><au>Ellis, Wayne F</au><au>Kasamsetty, Kishore Ven</au><au>Lai, Lawrence</au><au>Bansal, Akash</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Protocol for memory power-mode control</title><date>2023-04-04</date><risdate>2023</risdate><abstract>In one embodiment, a memory device includes a memory core and input receivers to receive commands and data. The memory device also includes a register to store a value that indicates whether a subset of the input receivers are powered down in response to a control signal. A memory controller transmits commands and data to the memory device. The memory controller also transmits the value to indicate whether a subset of the input receivers of the memory device are powered down in response to the control signal. In addition, in response to a self-fresh command, the memory device defers entry into a self-refresh operation until receipt of the control signal that is received after receiving the self-refresh command.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US11621030B2
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
INFORMATION STORAGE
PHYSICS
STATIC STORES
title Protocol for memory power-mode control
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-03T07%3A57%3A21IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Richardson,%20Wayne%20S&rft.date=2023-04-04&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS11621030B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true