Neural network computation circuit including non-volatile semiconductor memory element

A neural network computation circuit that outputs output data according to a result of a multiply-accumulate operation between input data and connection weight coefficients, the neural network computation circuit includes computation units in each of which a non-volatile semiconductor memory element...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Ono, Takashi, Mochida, Reiji, Nakayama, Masayoshi, Kouno, Kazuyuki, Hayata, Yuriko
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Ono, Takashi
Mochida, Reiji
Nakayama, Masayoshi
Kouno, Kazuyuki
Hayata, Yuriko
description A neural network computation circuit that outputs output data according to a result of a multiply-accumulate operation between input data and connection weight coefficients, the neural network computation circuit includes computation units in each of which a non-volatile semiconductor memory element and a cell transistor are connected in series between data lines, a non-volatile semiconductor memory element and a cell transistor are connected in series between data lines, and gates of the transistors are connected to word lines. The connection weight coefficients are stored into the non-volatile semiconductor memory elements. A word line selection circuit places the word lines in a selection state or a non-selection state according to the input data. A determination circuit determines current values flowing in data lines to output output data.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US11604974B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US11604974B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US11604974B23</originalsourceid><addsrcrecordid>eNqNjTsKwkAQQLexEPUO4wECRoNiqyhWNn7asEwmsjg7s-xH8fam8ABWr3gP3tjcz1SiZRDKb41PQPWhZJudCqCLWFwGJ8ilc_IAUaleyoNmgkTeoUpXMGsET17jB4jJk-SpGfWWE81-nJj58XDdnyoK2lIKFmk4trdLXa8XzXbT7Jarf5ov0907Hw</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Neural network computation circuit including non-volatile semiconductor memory element</title><source>esp@cenet</source><creator>Ono, Takashi ; Mochida, Reiji ; Nakayama, Masayoshi ; Kouno, Kazuyuki ; Hayata, Yuriko</creator><creatorcontrib>Ono, Takashi ; Mochida, Reiji ; Nakayama, Masayoshi ; Kouno, Kazuyuki ; Hayata, Yuriko</creatorcontrib><description>A neural network computation circuit that outputs output data according to a result of a multiply-accumulate operation between input data and connection weight coefficients, the neural network computation circuit includes computation units in each of which a non-volatile semiconductor memory element and a cell transistor are connected in series between data lines, a non-volatile semiconductor memory element and a cell transistor are connected in series between data lines, and gates of the transistors are connected to word lines. The connection weight coefficients are stored into the non-volatile semiconductor memory elements. A word line selection circuit places the word lines in a selection state or a non-selection state according to the input data. A determination circuit determines current values flowing in data lines to output output data.</description><language>eng</language><subject>CALCULATING ; COMPUTER SYSTEMS BASED ON SPECIFIC COMPUTATIONAL MODELS ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230314&amp;DB=EPODOC&amp;CC=US&amp;NR=11604974B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230314&amp;DB=EPODOC&amp;CC=US&amp;NR=11604974B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Ono, Takashi</creatorcontrib><creatorcontrib>Mochida, Reiji</creatorcontrib><creatorcontrib>Nakayama, Masayoshi</creatorcontrib><creatorcontrib>Kouno, Kazuyuki</creatorcontrib><creatorcontrib>Hayata, Yuriko</creatorcontrib><title>Neural network computation circuit including non-volatile semiconductor memory element</title><description>A neural network computation circuit that outputs output data according to a result of a multiply-accumulate operation between input data and connection weight coefficients, the neural network computation circuit includes computation units in each of which a non-volatile semiconductor memory element and a cell transistor are connected in series between data lines, a non-volatile semiconductor memory element and a cell transistor are connected in series between data lines, and gates of the transistors are connected to word lines. The connection weight coefficients are stored into the non-volatile semiconductor memory elements. A word line selection circuit places the word lines in a selection state or a non-selection state according to the input data. A determination circuit determines current values flowing in data lines to output output data.</description><subject>CALCULATING</subject><subject>COMPUTER SYSTEMS BASED ON SPECIFIC COMPUTATIONAL MODELS</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjTsKwkAQQLexEPUO4wECRoNiqyhWNn7asEwmsjg7s-xH8fam8ABWr3gP3tjcz1SiZRDKb41PQPWhZJudCqCLWFwGJ8ilc_IAUaleyoNmgkTeoUpXMGsET17jB4jJk-SpGfWWE81-nJj58XDdnyoK2lIKFmk4trdLXa8XzXbT7Jarf5ov0907Hw</recordid><startdate>20230314</startdate><enddate>20230314</enddate><creator>Ono, Takashi</creator><creator>Mochida, Reiji</creator><creator>Nakayama, Masayoshi</creator><creator>Kouno, Kazuyuki</creator><creator>Hayata, Yuriko</creator><scope>EVB</scope></search><sort><creationdate>20230314</creationdate><title>Neural network computation circuit including non-volatile semiconductor memory element</title><author>Ono, Takashi ; Mochida, Reiji ; Nakayama, Masayoshi ; Kouno, Kazuyuki ; Hayata, Yuriko</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US11604974B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2023</creationdate><topic>CALCULATING</topic><topic>COMPUTER SYSTEMS BASED ON SPECIFIC COMPUTATIONAL MODELS</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>Ono, Takashi</creatorcontrib><creatorcontrib>Mochida, Reiji</creatorcontrib><creatorcontrib>Nakayama, Masayoshi</creatorcontrib><creatorcontrib>Kouno, Kazuyuki</creatorcontrib><creatorcontrib>Hayata, Yuriko</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Ono, Takashi</au><au>Mochida, Reiji</au><au>Nakayama, Masayoshi</au><au>Kouno, Kazuyuki</au><au>Hayata, Yuriko</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Neural network computation circuit including non-volatile semiconductor memory element</title><date>2023-03-14</date><risdate>2023</risdate><abstract>A neural network computation circuit that outputs output data according to a result of a multiply-accumulate operation between input data and connection weight coefficients, the neural network computation circuit includes computation units in each of which a non-volatile semiconductor memory element and a cell transistor are connected in series between data lines, a non-volatile semiconductor memory element and a cell transistor are connected in series between data lines, and gates of the transistors are connected to word lines. The connection weight coefficients are stored into the non-volatile semiconductor memory elements. A word line selection circuit places the word lines in a selection state or a non-selection state according to the input data. A determination circuit determines current values flowing in data lines to output output data.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US11604974B2
source esp@cenet
subjects CALCULATING
COMPUTER SYSTEMS BASED ON SPECIFIC COMPUTATIONAL MODELS
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title Neural network computation circuit including non-volatile semiconductor memory element
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-06T07%3A59%3A11IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Ono,%20Takashi&rft.date=2023-03-14&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS11604974B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true