Circuitry and method for controlling a generated association of a physical register with a predicated processing operation based on predicate data state

Instruction decoder circuitry decodes processing instructions each generating an output multi-bit data item in a destination architectural register by applying a processing operation to source data item(s) in respective source architectural register(s). The decoder circuitry detects whether an instr...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Tarridec, Thomas Gilles, Fellows, Kurt Matthew, Kingsbury, Zachary Allen
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Tarridec, Thomas Gilles
Fellows, Kurt Matthew
Kingsbury, Zachary Allen
description Instruction decoder circuitry decodes processing instructions each generating an output multi-bit data item in a destination architectural register by applying a processing operation to source data item(s) in respective source architectural register(s). The decoder circuitry detects whether an instruction defines a predicated merge operation that propagates a set of zero or more portions of the prevailing contents of the destination architectural register as respective portions of the output multi-bit data item. The portions are defined by predicate data. Register allocation circuitry associates physical registers with the destination architectural register and the source architectural register(s). When detector circuitry detects that an instruction defines a predicated merge operation, the register allocation circuitry associates a further physical register with that instruction to store a copy of the prevailing contents. In response to a state of generated predicate data, predicate detector circuitry controls association of the further physical register with the instruction.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US11494190B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US11494190B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US11494190B23</originalsourceid><addsrcrecordid>eNqNjrEKAkEMRK-xEPUf4gcIntrYeij2ai1xN3e3cG6WJCL-iZ_rLoi11Qy8mWHG1bsJ4h7B5AUYPdzJevbQsoDjaMLDEGIHCB1FEjTygKrsAlrgCNxmlPqXBocDCHVBjQSewfoChHwGpZSEHamWLU5lqLRvqBll8wuCR0NQy3ZajVoclGZfnVTzw_7cHBeU-Eqa0OVHdr2c6nqz3dTb5W61_ifzAad_Ut4</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Circuitry and method for controlling a generated association of a physical register with a predicated processing operation based on predicate data state</title><source>esp@cenet</source><creator>Tarridec, Thomas Gilles ; Fellows, Kurt Matthew ; Kingsbury, Zachary Allen</creator><creatorcontrib>Tarridec, Thomas Gilles ; Fellows, Kurt Matthew ; Kingsbury, Zachary Allen</creatorcontrib><description>Instruction decoder circuitry decodes processing instructions each generating an output multi-bit data item in a destination architectural register by applying a processing operation to source data item(s) in respective source architectural register(s). The decoder circuitry detects whether an instruction defines a predicated merge operation that propagates a set of zero or more portions of the prevailing contents of the destination architectural register as respective portions of the output multi-bit data item. The portions are defined by predicate data. Register allocation circuitry associates physical registers with the destination architectural register and the source architectural register(s). When detector circuitry detects that an instruction defines a predicated merge operation, the register allocation circuitry associates a further physical register with that instruction to store a copy of the prevailing contents. In response to a state of generated predicate data, predicate detector circuitry controls association of the further physical register with the instruction.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2022</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20221108&amp;DB=EPODOC&amp;CC=US&amp;NR=11494190B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76419</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20221108&amp;DB=EPODOC&amp;CC=US&amp;NR=11494190B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Tarridec, Thomas Gilles</creatorcontrib><creatorcontrib>Fellows, Kurt Matthew</creatorcontrib><creatorcontrib>Kingsbury, Zachary Allen</creatorcontrib><title>Circuitry and method for controlling a generated association of a physical register with a predicated processing operation based on predicate data state</title><description>Instruction decoder circuitry decodes processing instructions each generating an output multi-bit data item in a destination architectural register by applying a processing operation to source data item(s) in respective source architectural register(s). The decoder circuitry detects whether an instruction defines a predicated merge operation that propagates a set of zero or more portions of the prevailing contents of the destination architectural register as respective portions of the output multi-bit data item. The portions are defined by predicate data. Register allocation circuitry associates physical registers with the destination architectural register and the source architectural register(s). When detector circuitry detects that an instruction defines a predicated merge operation, the register allocation circuitry associates a further physical register with that instruction to store a copy of the prevailing contents. In response to a state of generated predicate data, predicate detector circuitry controls association of the further physical register with the instruction.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2022</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjrEKAkEMRK-xEPUf4gcIntrYeij2ai1xN3e3cG6WJCL-iZ_rLoi11Qy8mWHG1bsJ4h7B5AUYPdzJevbQsoDjaMLDEGIHCB1FEjTygKrsAlrgCNxmlPqXBocDCHVBjQSewfoChHwGpZSEHamWLU5lqLRvqBll8wuCR0NQy3ZajVoclGZfnVTzw_7cHBeU-Eqa0OVHdr2c6nqz3dTb5W61_ifzAad_Ut4</recordid><startdate>20221108</startdate><enddate>20221108</enddate><creator>Tarridec, Thomas Gilles</creator><creator>Fellows, Kurt Matthew</creator><creator>Kingsbury, Zachary Allen</creator><scope>EVB</scope></search><sort><creationdate>20221108</creationdate><title>Circuitry and method for controlling a generated association of a physical register with a predicated processing operation based on predicate data state</title><author>Tarridec, Thomas Gilles ; Fellows, Kurt Matthew ; Kingsbury, Zachary Allen</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US11494190B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2022</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>Tarridec, Thomas Gilles</creatorcontrib><creatorcontrib>Fellows, Kurt Matthew</creatorcontrib><creatorcontrib>Kingsbury, Zachary Allen</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Tarridec, Thomas Gilles</au><au>Fellows, Kurt Matthew</au><au>Kingsbury, Zachary Allen</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Circuitry and method for controlling a generated association of a physical register with a predicated processing operation based on predicate data state</title><date>2022-11-08</date><risdate>2022</risdate><abstract>Instruction decoder circuitry decodes processing instructions each generating an output multi-bit data item in a destination architectural register by applying a processing operation to source data item(s) in respective source architectural register(s). The decoder circuitry detects whether an instruction defines a predicated merge operation that propagates a set of zero or more portions of the prevailing contents of the destination architectural register as respective portions of the output multi-bit data item. The portions are defined by predicate data. Register allocation circuitry associates physical registers with the destination architectural register and the source architectural register(s). When detector circuitry detects that an instruction defines a predicated merge operation, the register allocation circuitry associates a further physical register with that instruction to store a copy of the prevailing contents. In response to a state of generated predicate data, predicate detector circuitry controls association of the further physical register with the instruction.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US11494190B2
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title Circuitry and method for controlling a generated association of a physical register with a predicated processing operation based on predicate data state
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-08T00%3A02%3A41IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Tarridec,%20Thomas%20Gilles&rft.date=2022-11-08&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS11494190B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true