Systems and methods for improving power efficiency in refreshing memory banks

A memory device may include a phase driver circuit that may output a first voltage for refreshing a plurality of memory cells. The memory device may also include a plurality of word line driver circuits that may receive the first voltage via the phase driver circuit, such that each word line driver...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Rehmeyer, James S, Bell, Debra M, Callaway, Brian P, Raad, George B, Alzheimer, Joshua E
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Rehmeyer, James S
Bell, Debra M
Callaway, Brian P
Raad, George B
Alzheimer, Joshua E
description A memory device may include a phase driver circuit that may output a first voltage for refreshing a plurality of memory cells. The memory device may also include a plurality of word line driver circuits that may receive the first voltage via the phase driver circuit, such that each word line driver circuit of the plurality of word line driver circuits may provide the first voltage to a respective word line associated with a respective portion of the plurality of memory cells. In addition, each word line driver circuit may refresh the respective portion of the plurality of memory cells based on a respective word line enable signal provided to a first switch of the respective word line driver circuit.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US11488651B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US11488651B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US11488651B23</originalsourceid><addsrcrecordid>eNqNyjsOAiEURmEaC6Pu4boAC3xlao3Gxmq0niDz4xDlQrhEw-6NiQuwOsV3xurcVikIQoZ7CihD7IVczORDyvHl-U4pvpEJznnrwbaSZ8pwGTJ8OSDEXOlm-CFTNXLmKZj9OlHz4-GyPy2QYgdJxoJRumur9bppthu9W67-eT4ahzbb</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Systems and methods for improving power efficiency in refreshing memory banks</title><source>esp@cenet</source><creator>Rehmeyer, James S ; Bell, Debra M ; Callaway, Brian P ; Raad, George B ; Alzheimer, Joshua E</creator><creatorcontrib>Rehmeyer, James S ; Bell, Debra M ; Callaway, Brian P ; Raad, George B ; Alzheimer, Joshua E</creatorcontrib><description>A memory device may include a phase driver circuit that may output a first voltage for refreshing a plurality of memory cells. The memory device may also include a plurality of word line driver circuits that may receive the first voltage via the phase driver circuit, such that each word line driver circuit of the plurality of word line driver circuits may provide the first voltage to a respective word line associated with a respective portion of the plurality of memory cells. In addition, each word line driver circuit may refresh the respective portion of the plurality of memory cells based on a respective word line enable signal provided to a first switch of the respective word line driver circuit.</description><language>eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2022</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20221101&amp;DB=EPODOC&amp;CC=US&amp;NR=11488651B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20221101&amp;DB=EPODOC&amp;CC=US&amp;NR=11488651B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Rehmeyer, James S</creatorcontrib><creatorcontrib>Bell, Debra M</creatorcontrib><creatorcontrib>Callaway, Brian P</creatorcontrib><creatorcontrib>Raad, George B</creatorcontrib><creatorcontrib>Alzheimer, Joshua E</creatorcontrib><title>Systems and methods for improving power efficiency in refreshing memory banks</title><description>A memory device may include a phase driver circuit that may output a first voltage for refreshing a plurality of memory cells. The memory device may also include a plurality of word line driver circuits that may receive the first voltage via the phase driver circuit, such that each word line driver circuit of the plurality of word line driver circuits may provide the first voltage to a respective word line associated with a respective portion of the plurality of memory cells. In addition, each word line driver circuit may refresh the respective portion of the plurality of memory cells based on a respective word line enable signal provided to a first switch of the respective word line driver circuit.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2022</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNyjsOAiEURmEaC6Pu4boAC3xlao3Gxmq0niDz4xDlQrhEw-6NiQuwOsV3xurcVikIQoZ7CihD7IVczORDyvHl-U4pvpEJznnrwbaSZ8pwGTJ8OSDEXOlm-CFTNXLmKZj9OlHz4-GyPy2QYgdJxoJRumur9bppthu9W67-eT4ahzbb</recordid><startdate>20221101</startdate><enddate>20221101</enddate><creator>Rehmeyer, James S</creator><creator>Bell, Debra M</creator><creator>Callaway, Brian P</creator><creator>Raad, George B</creator><creator>Alzheimer, Joshua E</creator><scope>EVB</scope></search><sort><creationdate>20221101</creationdate><title>Systems and methods for improving power efficiency in refreshing memory banks</title><author>Rehmeyer, James S ; Bell, Debra M ; Callaway, Brian P ; Raad, George B ; Alzheimer, Joshua E</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US11488651B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2022</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>Rehmeyer, James S</creatorcontrib><creatorcontrib>Bell, Debra M</creatorcontrib><creatorcontrib>Callaway, Brian P</creatorcontrib><creatorcontrib>Raad, George B</creatorcontrib><creatorcontrib>Alzheimer, Joshua E</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Rehmeyer, James S</au><au>Bell, Debra M</au><au>Callaway, Brian P</au><au>Raad, George B</au><au>Alzheimer, Joshua E</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Systems and methods for improving power efficiency in refreshing memory banks</title><date>2022-11-01</date><risdate>2022</risdate><abstract>A memory device may include a phase driver circuit that may output a first voltage for refreshing a plurality of memory cells. The memory device may also include a plurality of word line driver circuits that may receive the first voltage via the phase driver circuit, such that each word line driver circuit of the plurality of word line driver circuits may provide the first voltage to a respective word line associated with a respective portion of the plurality of memory cells. In addition, each word line driver circuit may refresh the respective portion of the plurality of memory cells based on a respective word line enable signal provided to a first switch of the respective word line driver circuit.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US11488651B2
source esp@cenet
subjects INFORMATION STORAGE
PHYSICS
STATIC STORES
title Systems and methods for improving power efficiency in refreshing memory banks
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-26T22%3A28%3A09IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Rehmeyer,%20James%20S&rft.date=2022-11-01&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS11488651B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true