Hybrid asynchronous gray counter with non-gray zone detector for high performance phase-locked loops

Systems, apparatuses, and methods for implementing a hybrid asynchronous gray counter with a non-gray zone detector are described. A circuit includes an asynchronous gray counter coupled to control logic. The control logic programs the asynchronous gray counter to operate in different modes to perfo...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Liu, Shaobo, Zhang, Dabin, Chen, Yu, Chiang, Meei-Ling, Maltabas, Samed, Fischette, Jr., Dennis M
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Liu, Shaobo
Zhang, Dabin
Chen, Yu
Chiang, Meei-Ling
Maltabas, Samed
Fischette, Jr., Dennis M
description Systems, apparatuses, and methods for implementing a hybrid asynchronous gray counter with a non-gray zone detector are described. A circuit includes an asynchronous gray counter coupled to control logic. The control logic programs the asynchronous gray counter to operate in different modes to perform various functions associated with a high-performance phase-locked loop (PLL). In a first mode, the asynchronous gray counter serves as a frequency detector to count oscillator cycles within a reference clock cycle. In a second mode, the asynchronous gray counter serves as a coarse phase detector to detect a phase error between a feedback clock and a reference clock. In a third mode, the asynchronous gray counter serves as a multi-modulus divider to divide an oscillator clock down to create a feedback clock. Using a single asynchronous gray counter for three separate functions reduces power consumption and area utilization.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US11256283B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US11256283B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US11256283B23</originalsourceid><addsrcrecordid>eNqNikEKwjAQRbtxIeodxgN00RbFdUXpXl2XmPw2wToTkhSpp7eIB3DxeY_HX2amme7BGVJxYm2DsIyR-qAm0jJyQqCXS5ZYOP_WtzDIIEEnCdTNs6635BFmfyrWIG9VRD6IfsDQIOLjOlt0aojY_LjKtufT9djk8NIieqXBSO3tUhTlbl8eqrqs_vl8ADxhP4s</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Hybrid asynchronous gray counter with non-gray zone detector for high performance phase-locked loops</title><source>esp@cenet</source><creator>Liu, Shaobo ; Zhang, Dabin ; Chen, Yu ; Chiang, Meei-Ling ; Maltabas, Samed ; Fischette, Jr., Dennis M</creator><creatorcontrib>Liu, Shaobo ; Zhang, Dabin ; Chen, Yu ; Chiang, Meei-Ling ; Maltabas, Samed ; Fischette, Jr., Dennis M</creatorcontrib><description>Systems, apparatuses, and methods for implementing a hybrid asynchronous gray counter with a non-gray zone detector are described. A circuit includes an asynchronous gray counter coupled to control logic. The control logic programs the asynchronous gray counter to operate in different modes to perform various functions associated with a high-performance phase-locked loop (PLL). In a first mode, the asynchronous gray counter serves as a frequency detector to count oscillator cycles within a reference clock cycle. In a second mode, the asynchronous gray counter serves as a coarse phase detector to detect a phase error between a feedback clock and a reference clock. In a third mode, the asynchronous gray counter serves as a multi-modulus divider to divide an oscillator clock down to create a feedback clock. Using a single asynchronous gray counter for three separate functions reduces power consumption and area utilization.</description><language>eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; ELECTRICITY ; PHYSICS ; PULSE TECHNIQUE</subject><creationdate>2022</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20220222&amp;DB=EPODOC&amp;CC=US&amp;NR=11256283B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20220222&amp;DB=EPODOC&amp;CC=US&amp;NR=11256283B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Liu, Shaobo</creatorcontrib><creatorcontrib>Zhang, Dabin</creatorcontrib><creatorcontrib>Chen, Yu</creatorcontrib><creatorcontrib>Chiang, Meei-Ling</creatorcontrib><creatorcontrib>Maltabas, Samed</creatorcontrib><creatorcontrib>Fischette, Jr., Dennis M</creatorcontrib><title>Hybrid asynchronous gray counter with non-gray zone detector for high performance phase-locked loops</title><description>Systems, apparatuses, and methods for implementing a hybrid asynchronous gray counter with a non-gray zone detector are described. A circuit includes an asynchronous gray counter coupled to control logic. The control logic programs the asynchronous gray counter to operate in different modes to perform various functions associated with a high-performance phase-locked loop (PLL). In a first mode, the asynchronous gray counter serves as a frequency detector to count oscillator cycles within a reference clock cycle. In a second mode, the asynchronous gray counter serves as a coarse phase detector to detect a phase error between a feedback clock and a reference clock. In a third mode, the asynchronous gray counter serves as a multi-modulus divider to divide an oscillator clock down to create a feedback clock. Using a single asynchronous gray counter for three separate functions reduces power consumption and area utilization.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>ELECTRICITY</subject><subject>PHYSICS</subject><subject>PULSE TECHNIQUE</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2022</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNikEKwjAQRbtxIeodxgN00RbFdUXpXl2XmPw2wToTkhSpp7eIB3DxeY_HX2amme7BGVJxYm2DsIyR-qAm0jJyQqCXS5ZYOP_WtzDIIEEnCdTNs6635BFmfyrWIG9VRD6IfsDQIOLjOlt0aojY_LjKtufT9djk8NIieqXBSO3tUhTlbl8eqrqs_vl8ADxhP4s</recordid><startdate>20220222</startdate><enddate>20220222</enddate><creator>Liu, Shaobo</creator><creator>Zhang, Dabin</creator><creator>Chen, Yu</creator><creator>Chiang, Meei-Ling</creator><creator>Maltabas, Samed</creator><creator>Fischette, Jr., Dennis M</creator><scope>EVB</scope></search><sort><creationdate>20220222</creationdate><title>Hybrid asynchronous gray counter with non-gray zone detector for high performance phase-locked loops</title><author>Liu, Shaobo ; Zhang, Dabin ; Chen, Yu ; Chiang, Meei-Ling ; Maltabas, Samed ; Fischette, Jr., Dennis M</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US11256283B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2022</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>ELECTRICITY</topic><topic>PHYSICS</topic><topic>PULSE TECHNIQUE</topic><toplevel>online_resources</toplevel><creatorcontrib>Liu, Shaobo</creatorcontrib><creatorcontrib>Zhang, Dabin</creatorcontrib><creatorcontrib>Chen, Yu</creatorcontrib><creatorcontrib>Chiang, Meei-Ling</creatorcontrib><creatorcontrib>Maltabas, Samed</creatorcontrib><creatorcontrib>Fischette, Jr., Dennis M</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Liu, Shaobo</au><au>Zhang, Dabin</au><au>Chen, Yu</au><au>Chiang, Meei-Ling</au><au>Maltabas, Samed</au><au>Fischette, Jr., Dennis M</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Hybrid asynchronous gray counter with non-gray zone detector for high performance phase-locked loops</title><date>2022-02-22</date><risdate>2022</risdate><abstract>Systems, apparatuses, and methods for implementing a hybrid asynchronous gray counter with a non-gray zone detector are described. A circuit includes an asynchronous gray counter coupled to control logic. The control logic programs the asynchronous gray counter to operate in different modes to perform various functions associated with a high-performance phase-locked loop (PLL). In a first mode, the asynchronous gray counter serves as a frequency detector to count oscillator cycles within a reference clock cycle. In a second mode, the asynchronous gray counter serves as a coarse phase detector to detect a phase error between a feedback clock and a reference clock. In a third mode, the asynchronous gray counter serves as a multi-modulus divider to divide an oscillator clock down to create a feedback clock. Using a single asynchronous gray counter for three separate functions reduces power consumption and area utilization.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US11256283B2
source esp@cenet
subjects BASIC ELECTRONIC CIRCUITRY
CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
ELECTRICITY
PHYSICS
PULSE TECHNIQUE
title Hybrid asynchronous gray counter with non-gray zone detector for high performance phase-locked loops
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-04T09%3A58%3A28IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Liu,%20Shaobo&rft.date=2022-02-22&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS11256283B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true