Device isolator with reduced parasitic capacitance
Isolator structures for an integrated circuit with reduced effective parasitic capacitance. Disclosed embodiments include an isolator structure with parallel conductive elements forming a capacitor or inductive transformer, overlying a semiconductor structure including a well region of a first condu...
Gespeichert in:
Hauptverfasser: | , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Arch, John Kenneth Kamath, Anant Shankar Bonifield, Thomas D Selvaraj, Raja Williams, Byron Lovell |
description | Isolator structures for an integrated circuit with reduced effective parasitic capacitance. Disclosed embodiments include an isolator structure with parallel conductive elements forming a capacitor or inductive transformer, overlying a semiconductor structure including a well region of a first conductivity type formed within an tank region of a second conductivity type. The tank region is surrounded by doped regions and a buried doped layer of the first conductivity type, forming a plurality of diodes in series to the substrate. The junction capacitances of the series diodes have the effect of reducing the parasitic capacitance apparent at the isolator. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US11107883B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US11107883B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US11107883B23</originalsourceid><addsrcrecordid>eNrjZDBySS3LTE5VyCzOz0ksyS9SKM8syVAoSk0pTU5NUShILEoszizJTFZITixITM4sScxLTuVhYE1LzClO5YXS3AyKbq4hzh66qQX58anFQHWpeakl8aHBhoaGBuYWFsZORsbEqAEA4N4saA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Device isolator with reduced parasitic capacitance</title><source>esp@cenet</source><creator>Arch, John Kenneth ; Kamath, Anant Shankar ; Bonifield, Thomas D ; Selvaraj, Raja ; Williams, Byron Lovell</creator><creatorcontrib>Arch, John Kenneth ; Kamath, Anant Shankar ; Bonifield, Thomas D ; Selvaraj, Raja ; Williams, Byron Lovell</creatorcontrib><description>Isolator structures for an integrated circuit with reduced effective parasitic capacitance. Disclosed embodiments include an isolator structure with parallel conductive elements forming a capacitor or inductive transformer, overlying a semiconductor structure including a well region of a first conductivity type formed within an tank region of a second conductivity type. The tank region is surrounded by doped regions and a buried doped layer of the first conductivity type, forming a plurality of diodes in series to the substrate. The junction capacitances of the series diodes have the effect of reducing the parasitic capacitance apparent at the isolator.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES ; TRANSMISSION</subject><creationdate>2021</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20210831&DB=EPODOC&CC=US&NR=11107883B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76290</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20210831&DB=EPODOC&CC=US&NR=11107883B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Arch, John Kenneth</creatorcontrib><creatorcontrib>Kamath, Anant Shankar</creatorcontrib><creatorcontrib>Bonifield, Thomas D</creatorcontrib><creatorcontrib>Selvaraj, Raja</creatorcontrib><creatorcontrib>Williams, Byron Lovell</creatorcontrib><title>Device isolator with reduced parasitic capacitance</title><description>Isolator structures for an integrated circuit with reduced effective parasitic capacitance. Disclosed embodiments include an isolator structure with parallel conductive elements forming a capacitor or inductive transformer, overlying a semiconductor structure including a well region of a first conductivity type formed within an tank region of a second conductivity type. The tank region is surrounded by doped regions and a buried doped layer of the first conductivity type, forming a plurality of diodes in series to the substrate. The junction capacitances of the series diodes have the effect of reducing the parasitic capacitance apparent at the isolator.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><subject>TRANSMISSION</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2021</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDBySS3LTE5VyCzOz0ksyS9SKM8syVAoSk0pTU5NUShILEoszizJTFZITixITM4sScxLTuVhYE1LzClO5YXS3AyKbq4hzh66qQX58anFQHWpeakl8aHBhoaGBuYWFsZORsbEqAEA4N4saA</recordid><startdate>20210831</startdate><enddate>20210831</enddate><creator>Arch, John Kenneth</creator><creator>Kamath, Anant Shankar</creator><creator>Bonifield, Thomas D</creator><creator>Selvaraj, Raja</creator><creator>Williams, Byron Lovell</creator><scope>EVB</scope></search><sort><creationdate>20210831</creationdate><title>Device isolator with reduced parasitic capacitance</title><author>Arch, John Kenneth ; Kamath, Anant Shankar ; Bonifield, Thomas D ; Selvaraj, Raja ; Williams, Byron Lovell</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US11107883B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2021</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><topic>TRANSMISSION</topic><toplevel>online_resources</toplevel><creatorcontrib>Arch, John Kenneth</creatorcontrib><creatorcontrib>Kamath, Anant Shankar</creatorcontrib><creatorcontrib>Bonifield, Thomas D</creatorcontrib><creatorcontrib>Selvaraj, Raja</creatorcontrib><creatorcontrib>Williams, Byron Lovell</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Arch, John Kenneth</au><au>Kamath, Anant Shankar</au><au>Bonifield, Thomas D</au><au>Selvaraj, Raja</au><au>Williams, Byron Lovell</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Device isolator with reduced parasitic capacitance</title><date>2021-08-31</date><risdate>2021</risdate><abstract>Isolator structures for an integrated circuit with reduced effective parasitic capacitance. Disclosed embodiments include an isolator structure with parallel conductive elements forming a capacitor or inductive transformer, overlying a semiconductor structure including a well region of a first conductivity type formed within an tank region of a second conductivity type. The tank region is surrounded by doped regions and a buried doped layer of the first conductivity type, forming a plurality of diodes in series to the substrate. The junction capacitances of the series diodes have the effect of reducing the parasitic capacitance apparent at the isolator.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US11107883B2 |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS ELECTRIC COMMUNICATION TECHNIQUE ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES TRANSMISSION |
title | Device isolator with reduced parasitic capacitance |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-02T17%3A22%3A38IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Arch,%20John%20Kenneth&rft.date=2021-08-31&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS11107883B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |