Integrated circuit and data processing system supporting address aliasing in an accelerator
An integrated circuit includes a first communication interface for communicatively coupling the integrated circuit with a coherent data processing system, a second communication interface for communicatively coupling the integrated circuit with an accelerator unit including an effective address-base...
Gespeichert in:
Hauptverfasser: | , , , , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Williams, Derek E Irish, John D Arimilli, Lakshminarayana Starke, William J Stuecheli, Jeffrey A Valk, Kenneth M Blaner, Bartholomew Siegel, Michael S |
description | An integrated circuit includes a first communication interface for communicatively coupling the integrated circuit with a coherent data processing system, a second communication interface for communicatively coupling the integrated circuit with an accelerator unit including an effective address-based accelerator cache for buffering copies of data from a system memory, and a real address-based directory inclusive of contents of the accelerator cache. The real address-based directory assigns entries based on real addresses utilized to identify storage locations in the system memory. The integrated circuit further includes request logic that communicates memory access requests and request responses with the accelerator unit. The request logic, responsive to receipt from the accelerator unit of a read-type request specifying an aliased second effective address of a target cache line, provides a request response including a host tag indicating that the accelerator unit has associated a different first effective address with the target cache line. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US11030110B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US11030110B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US11030110B23</originalsourceid><addsrcrecordid>eNqNjLEOwjAMRLMwIOAfzAcgtfQPQKB2BiaGynJMFSkkke0O_D0B8QEsd9Ldu1u6-5CMJ0FjDxSE5mCAyYNHQyiSiVVDmkBfavwEnUvJYp8EvZdaAsaAXySkugQk4sj1MMvaLR4YlTc_X7nt-XQ99jsueWQtSJzYxtulbZuuqXLYd_8wb7wHPAE</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Integrated circuit and data processing system supporting address aliasing in an accelerator</title><source>esp@cenet</source><creator>Williams, Derek E ; Irish, John D ; Arimilli, Lakshminarayana ; Starke, William J ; Stuecheli, Jeffrey A ; Valk, Kenneth M ; Blaner, Bartholomew ; Siegel, Michael S</creator><creatorcontrib>Williams, Derek E ; Irish, John D ; Arimilli, Lakshminarayana ; Starke, William J ; Stuecheli, Jeffrey A ; Valk, Kenneth M ; Blaner, Bartholomew ; Siegel, Michael S</creatorcontrib><description>An integrated circuit includes a first communication interface for communicatively coupling the integrated circuit with a coherent data processing system, a second communication interface for communicatively coupling the integrated circuit with an accelerator unit including an effective address-based accelerator cache for buffering copies of data from a system memory, and a real address-based directory inclusive of contents of the accelerator cache. The real address-based directory assigns entries based on real addresses utilized to identify storage locations in the system memory. The integrated circuit further includes request logic that communicates memory access requests and request responses with the accelerator unit. The request logic, responsive to receipt from the accelerator unit of a read-type request specifying an aliased second effective address of a target cache line, provides a request response including a host tag indicating that the accelerator unit has associated a different first effective address with the target cache line.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2021</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20210608&DB=EPODOC&CC=US&NR=11030110B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20210608&DB=EPODOC&CC=US&NR=11030110B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Williams, Derek E</creatorcontrib><creatorcontrib>Irish, John D</creatorcontrib><creatorcontrib>Arimilli, Lakshminarayana</creatorcontrib><creatorcontrib>Starke, William J</creatorcontrib><creatorcontrib>Stuecheli, Jeffrey A</creatorcontrib><creatorcontrib>Valk, Kenneth M</creatorcontrib><creatorcontrib>Blaner, Bartholomew</creatorcontrib><creatorcontrib>Siegel, Michael S</creatorcontrib><title>Integrated circuit and data processing system supporting address aliasing in an accelerator</title><description>An integrated circuit includes a first communication interface for communicatively coupling the integrated circuit with a coherent data processing system, a second communication interface for communicatively coupling the integrated circuit with an accelerator unit including an effective address-based accelerator cache for buffering copies of data from a system memory, and a real address-based directory inclusive of contents of the accelerator cache. The real address-based directory assigns entries based on real addresses utilized to identify storage locations in the system memory. The integrated circuit further includes request logic that communicates memory access requests and request responses with the accelerator unit. The request logic, responsive to receipt from the accelerator unit of a read-type request specifying an aliased second effective address of a target cache line, provides a request response including a host tag indicating that the accelerator unit has associated a different first effective address with the target cache line.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2021</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjLEOwjAMRLMwIOAfzAcgtfQPQKB2BiaGynJMFSkkke0O_D0B8QEsd9Ldu1u6-5CMJ0FjDxSE5mCAyYNHQyiSiVVDmkBfavwEnUvJYp8EvZdaAsaAXySkugQk4sj1MMvaLR4YlTc_X7nt-XQ99jsueWQtSJzYxtulbZuuqXLYd_8wb7wHPAE</recordid><startdate>20210608</startdate><enddate>20210608</enddate><creator>Williams, Derek E</creator><creator>Irish, John D</creator><creator>Arimilli, Lakshminarayana</creator><creator>Starke, William J</creator><creator>Stuecheli, Jeffrey A</creator><creator>Valk, Kenneth M</creator><creator>Blaner, Bartholomew</creator><creator>Siegel, Michael S</creator><scope>EVB</scope></search><sort><creationdate>20210608</creationdate><title>Integrated circuit and data processing system supporting address aliasing in an accelerator</title><author>Williams, Derek E ; Irish, John D ; Arimilli, Lakshminarayana ; Starke, William J ; Stuecheli, Jeffrey A ; Valk, Kenneth M ; Blaner, Bartholomew ; Siegel, Michael S</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US11030110B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2021</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>Williams, Derek E</creatorcontrib><creatorcontrib>Irish, John D</creatorcontrib><creatorcontrib>Arimilli, Lakshminarayana</creatorcontrib><creatorcontrib>Starke, William J</creatorcontrib><creatorcontrib>Stuecheli, Jeffrey A</creatorcontrib><creatorcontrib>Valk, Kenneth M</creatorcontrib><creatorcontrib>Blaner, Bartholomew</creatorcontrib><creatorcontrib>Siegel, Michael S</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Williams, Derek E</au><au>Irish, John D</au><au>Arimilli, Lakshminarayana</au><au>Starke, William J</au><au>Stuecheli, Jeffrey A</au><au>Valk, Kenneth M</au><au>Blaner, Bartholomew</au><au>Siegel, Michael S</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Integrated circuit and data processing system supporting address aliasing in an accelerator</title><date>2021-06-08</date><risdate>2021</risdate><abstract>An integrated circuit includes a first communication interface for communicatively coupling the integrated circuit with a coherent data processing system, a second communication interface for communicatively coupling the integrated circuit with an accelerator unit including an effective address-based accelerator cache for buffering copies of data from a system memory, and a real address-based directory inclusive of contents of the accelerator cache. The real address-based directory assigns entries based on real addresses utilized to identify storage locations in the system memory. The integrated circuit further includes request logic that communicates memory access requests and request responses with the accelerator unit. The request logic, responsive to receipt from the accelerator unit of a read-type request specifying an aliased second effective address of a target cache line, provides a request response including a host tag indicating that the accelerator unit has associated a different first effective address with the target cache line.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US11030110B2 |
source | esp@cenet |
subjects | CALCULATING COMPUTING COUNTING ELECTRIC DIGITAL DATA PROCESSING PHYSICS |
title | Integrated circuit and data processing system supporting address aliasing in an accelerator |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-07T11%3A15%3A23IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Williams,%20Derek%20E&rft.date=2021-06-08&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS11030110B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |