Memory system and memory access interface device thereof
The present disclosure discloses a memory access interface device. A clock generation circuit generates a command reference clock signal. Each of the access signal transmission circuits adjusts a phase and a duty cycle of one of access signals from a memory access controller according to the command...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Chang, Chih-Wei Yu, Chun-Chi Chou, Gerchih Tsai, Fu-Chin |
description | The present disclosure discloses a memory access interface device. A clock generation circuit generates a command reference clock signal. Each of the access signal transmission circuits adjusts a phase and a duty cycle of one of access signals from a memory access controller according to the command reference clock signal to generate one of output access signal including an output external read enable signal to activate a memory device and an output internal read enable signal. The data reading circuit samples a data signal from the activated memory device according to a sampling signal to generate and transmit a read data signal to the memory access controller. The multiplexer generates the sampling signal according to the output internal read enable signal under a SDR mode and generates the sampling signal according to a data strobe signal from the activated memory device under a DDR mode. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US10998061B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US10998061B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US10998061B13</originalsourceid><addsrcrecordid>eNrjZLDwTc3NL6pUKK4sLknNVUjMS1HIhYgkJienFhcrZOaVpBalJSanKqSklmUCqZKM1KLU_DQeBta0xJziVF4ozc2g6OYa4uyhm1qQH59aXADUkZdaEh8abGhgaWlhYGboZGhMjBoAHzsunw</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Memory system and memory access interface device thereof</title><source>esp@cenet</source><creator>Chang, Chih-Wei ; Yu, Chun-Chi ; Chou, Gerchih ; Tsai, Fu-Chin</creator><creatorcontrib>Chang, Chih-Wei ; Yu, Chun-Chi ; Chou, Gerchih ; Tsai, Fu-Chin</creatorcontrib><description>The present disclosure discloses a memory access interface device. A clock generation circuit generates a command reference clock signal. Each of the access signal transmission circuits adjusts a phase and a duty cycle of one of access signals from a memory access controller according to the command reference clock signal to generate one of output access signal including an output external read enable signal to activate a memory device and an output internal read enable signal. The data reading circuit samples a data signal from the activated memory device according to a sampling signal to generate and transmit a read data signal to the memory access controller. The multiplexer generates the sampling signal according to the output internal read enable signal under a SDR mode and generates the sampling signal according to a data strobe signal from the activated memory device under a DDR mode.</description><language>eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2021</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20210504&DB=EPODOC&CC=US&NR=10998061B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20210504&DB=EPODOC&CC=US&NR=10998061B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Chang, Chih-Wei</creatorcontrib><creatorcontrib>Yu, Chun-Chi</creatorcontrib><creatorcontrib>Chou, Gerchih</creatorcontrib><creatorcontrib>Tsai, Fu-Chin</creatorcontrib><title>Memory system and memory access interface device thereof</title><description>The present disclosure discloses a memory access interface device. A clock generation circuit generates a command reference clock signal. Each of the access signal transmission circuits adjusts a phase and a duty cycle of one of access signals from a memory access controller according to the command reference clock signal to generate one of output access signal including an output external read enable signal to activate a memory device and an output internal read enable signal. The data reading circuit samples a data signal from the activated memory device according to a sampling signal to generate and transmit a read data signal to the memory access controller. The multiplexer generates the sampling signal according to the output internal read enable signal under a SDR mode and generates the sampling signal according to a data strobe signal from the activated memory device under a DDR mode.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2021</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLDwTc3NL6pUKK4sLknNVUjMS1HIhYgkJienFhcrZOaVpBalJSanKqSklmUCqZKM1KLU_DQeBta0xJziVF4ozc2g6OYa4uyhm1qQH59aXADUkZdaEh8abGhgaWlhYGboZGhMjBoAHzsunw</recordid><startdate>20210504</startdate><enddate>20210504</enddate><creator>Chang, Chih-Wei</creator><creator>Yu, Chun-Chi</creator><creator>Chou, Gerchih</creator><creator>Tsai, Fu-Chin</creator><scope>EVB</scope></search><sort><creationdate>20210504</creationdate><title>Memory system and memory access interface device thereof</title><author>Chang, Chih-Wei ; Yu, Chun-Chi ; Chou, Gerchih ; Tsai, Fu-Chin</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US10998061B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2021</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>Chang, Chih-Wei</creatorcontrib><creatorcontrib>Yu, Chun-Chi</creatorcontrib><creatorcontrib>Chou, Gerchih</creatorcontrib><creatorcontrib>Tsai, Fu-Chin</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Chang, Chih-Wei</au><au>Yu, Chun-Chi</au><au>Chou, Gerchih</au><au>Tsai, Fu-Chin</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Memory system and memory access interface device thereof</title><date>2021-05-04</date><risdate>2021</risdate><abstract>The present disclosure discloses a memory access interface device. A clock generation circuit generates a command reference clock signal. Each of the access signal transmission circuits adjusts a phase and a duty cycle of one of access signals from a memory access controller according to the command reference clock signal to generate one of output access signal including an output external read enable signal to activate a memory device and an output internal read enable signal. The data reading circuit samples a data signal from the activated memory device according to a sampling signal to generate and transmit a read data signal to the memory access controller. The multiplexer generates the sampling signal according to the output internal read enable signal under a SDR mode and generates the sampling signal according to a data strobe signal from the activated memory device under a DDR mode.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US10998061B1 |
source | esp@cenet |
subjects | INFORMATION STORAGE PHYSICS STATIC STORES |
title | Memory system and memory access interface device thereof |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-01T22%3A05%3A26IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Chang,%20Chih-Wei&rft.date=2021-05-04&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS10998061B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |