Power control for use of volatile memory as non-volatile memory

A computing device may comprise a volatile memory and a non-volatile storage device. Upon system shutdown, contents of the volatile memory may be preserved by memory transfer operations from the volatile memory to the non-volatile storage device. During memory preservation, the computing device may...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Santaniello, Mark, Kelly, Bryan, Govindan, Sriram, Badam, Anirudh
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Santaniello, Mark
Kelly, Bryan
Govindan, Sriram
Badam, Anirudh
description A computing device may comprise a volatile memory and a non-volatile storage device. Upon system shutdown, contents of the volatile memory may be preserved by memory transfer operations from the volatile memory to the non-volatile storage device. During memory preservation, the computing device may enter a low-power state. The low-power state may comprise suspension of power to a core of a processor while maintaining power to the processor's uncore, and disablement of interrupt signals not related to memory transfer operations. Power delivery to the core of the processor may be periodically resumed to initiate additional memory transfer operations.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US10936038B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US10936038B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US10936038B23</originalsourceid><addsrcrecordid>eNrjZLAPyC9PLVJIzs8rKcrPUUjLL1IoLU5VyE9TKMvPSSzJzElVyE3NzS-qVEgsVsjLz9NFE-ZhYE1LzClO5YXS3AyKbq4hzh66qQX58anFBYnJqXmpJfGhwYYGlsZmBsYWTkbGxKgBAJnuMSs</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Power control for use of volatile memory as non-volatile memory</title><source>esp@cenet</source><creator>Santaniello, Mark ; Kelly, Bryan ; Govindan, Sriram ; Badam, Anirudh</creator><creatorcontrib>Santaniello, Mark ; Kelly, Bryan ; Govindan, Sriram ; Badam, Anirudh</creatorcontrib><description>A computing device may comprise a volatile memory and a non-volatile storage device. Upon system shutdown, contents of the volatile memory may be preserved by memory transfer operations from the volatile memory to the non-volatile storage device. During memory preservation, the computing device may enter a low-power state. The low-power state may comprise suspension of power to a core of a processor while maintaining power to the processor's uncore, and disablement of interrupt signals not related to memory transfer operations. Power delivery to the core of the processor may be periodically resumed to initiate additional memory transfer operations.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2021</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20210302&amp;DB=EPODOC&amp;CC=US&amp;NR=10936038B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,778,883,25551,76302</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20210302&amp;DB=EPODOC&amp;CC=US&amp;NR=10936038B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Santaniello, Mark</creatorcontrib><creatorcontrib>Kelly, Bryan</creatorcontrib><creatorcontrib>Govindan, Sriram</creatorcontrib><creatorcontrib>Badam, Anirudh</creatorcontrib><title>Power control for use of volatile memory as non-volatile memory</title><description>A computing device may comprise a volatile memory and a non-volatile storage device. Upon system shutdown, contents of the volatile memory may be preserved by memory transfer operations from the volatile memory to the non-volatile storage device. During memory preservation, the computing device may enter a low-power state. The low-power state may comprise suspension of power to a core of a processor while maintaining power to the processor's uncore, and disablement of interrupt signals not related to memory transfer operations. Power delivery to the core of the processor may be periodically resumed to initiate additional memory transfer operations.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2021</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLAPyC9PLVJIzs8rKcrPUUjLL1IoLU5VyE9TKMvPSSzJzElVyE3NzS-qVEgsVsjLz9NFE-ZhYE1LzClO5YXS3AyKbq4hzh66qQX58anFBYnJqXmpJfGhwYYGlsZmBsYWTkbGxKgBAJnuMSs</recordid><startdate>20210302</startdate><enddate>20210302</enddate><creator>Santaniello, Mark</creator><creator>Kelly, Bryan</creator><creator>Govindan, Sriram</creator><creator>Badam, Anirudh</creator><scope>EVB</scope></search><sort><creationdate>20210302</creationdate><title>Power control for use of volatile memory as non-volatile memory</title><author>Santaniello, Mark ; Kelly, Bryan ; Govindan, Sriram ; Badam, Anirudh</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US10936038B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2021</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>Santaniello, Mark</creatorcontrib><creatorcontrib>Kelly, Bryan</creatorcontrib><creatorcontrib>Govindan, Sriram</creatorcontrib><creatorcontrib>Badam, Anirudh</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Santaniello, Mark</au><au>Kelly, Bryan</au><au>Govindan, Sriram</au><au>Badam, Anirudh</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Power control for use of volatile memory as non-volatile memory</title><date>2021-03-02</date><risdate>2021</risdate><abstract>A computing device may comprise a volatile memory and a non-volatile storage device. Upon system shutdown, contents of the volatile memory may be preserved by memory transfer operations from the volatile memory to the non-volatile storage device. During memory preservation, the computing device may enter a low-power state. The low-power state may comprise suspension of power to a core of a processor while maintaining power to the processor's uncore, and disablement of interrupt signals not related to memory transfer operations. Power delivery to the core of the processor may be periodically resumed to initiate additional memory transfer operations.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US10936038B2
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title Power control for use of volatile memory as non-volatile memory
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-16T04%3A34%3A56IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Santaniello,%20Mark&rft.date=2021-03-02&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS10936038B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true