Minimizing shorting between FinFET epitaxial regions

The present invention relates generally to semiconductors, and more particularly, to a structure and method of minimizing shorting between epitaxial regions in small pitch fin field effect transistors (FinFETs). In an embodiment, a dielectric region may be formed in a middle portion of a gate struct...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Pranatharthiharan, Balasubramanian, Cheng, Kangguo, Reznicek, Alexander, Surisetty, Charan V
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Pranatharthiharan, Balasubramanian
Cheng, Kangguo
Reznicek, Alexander
Surisetty, Charan V
description The present invention relates generally to semiconductors, and more particularly, to a structure and method of minimizing shorting between epitaxial regions in small pitch fin field effect transistors (FinFETs). In an embodiment, a dielectric region may be formed in a middle portion of a gate structure. The gate structure be formed using a gate replacement process, and may cover a middle portion of a first fin group, a middle portion of a second fin group and an intermediate region of the substrate between the first fin group and the second fin group. The dielectric region may be surrounded by the gate structure in the intermediate region. The gate structure and the dielectric region may physically separate epitaxial regions formed on the first fin group and the second fin group from one another.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US10923471B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US10923471B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US10923471B23</originalsourceid><addsrcrecordid>eNrjZDDxzczLzM2sysxLVyjOyC8qATGSUkvKU1PzFNwy89xcQxRSCzJLEisyE3MUilLTM_PzinkYWNMSc4pTeaE0N4MiUJ2zh25qQX58anFBYnJqXmpJfGiwoYGlkbGJuaGTkTExagBGUy0M</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Minimizing shorting between FinFET epitaxial regions</title><source>esp@cenet</source><creator>Pranatharthiharan, Balasubramanian ; Cheng, Kangguo ; Reznicek, Alexander ; Surisetty, Charan V</creator><creatorcontrib>Pranatharthiharan, Balasubramanian ; Cheng, Kangguo ; Reznicek, Alexander ; Surisetty, Charan V</creatorcontrib><description>The present invention relates generally to semiconductors, and more particularly, to a structure and method of minimizing shorting between epitaxial regions in small pitch fin field effect transistors (FinFETs). In an embodiment, a dielectric region may be formed in a middle portion of a gate structure. The gate structure be formed using a gate replacement process, and may cover a middle portion of a first fin group, a middle portion of a second fin group and an intermediate region of the substrate between the first fin group and the second fin group. The dielectric region may be surrounded by the gate structure in the intermediate region. The gate structure and the dielectric region may physically separate epitaxial regions formed on the first fin group and the second fin group from one another.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2021</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20210216&amp;DB=EPODOC&amp;CC=US&amp;NR=10923471B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76290</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20210216&amp;DB=EPODOC&amp;CC=US&amp;NR=10923471B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Pranatharthiharan, Balasubramanian</creatorcontrib><creatorcontrib>Cheng, Kangguo</creatorcontrib><creatorcontrib>Reznicek, Alexander</creatorcontrib><creatorcontrib>Surisetty, Charan V</creatorcontrib><title>Minimizing shorting between FinFET epitaxial regions</title><description>The present invention relates generally to semiconductors, and more particularly, to a structure and method of minimizing shorting between epitaxial regions in small pitch fin field effect transistors (FinFETs). In an embodiment, a dielectric region may be formed in a middle portion of a gate structure. The gate structure be formed using a gate replacement process, and may cover a middle portion of a first fin group, a middle portion of a second fin group and an intermediate region of the substrate between the first fin group and the second fin group. The dielectric region may be surrounded by the gate structure in the intermediate region. The gate structure and the dielectric region may physically separate epitaxial regions formed on the first fin group and the second fin group from one another.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2021</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDDxzczLzM2sysxLVyjOyC8qATGSUkvKU1PzFNwy89xcQxRSCzJLEisyE3MUilLTM_PzinkYWNMSc4pTeaE0N4MiUJ2zh25qQX58anFBYnJqXmpJfGiwoYGlkbGJuaGTkTExagBGUy0M</recordid><startdate>20210216</startdate><enddate>20210216</enddate><creator>Pranatharthiharan, Balasubramanian</creator><creator>Cheng, Kangguo</creator><creator>Reznicek, Alexander</creator><creator>Surisetty, Charan V</creator><scope>EVB</scope></search><sort><creationdate>20210216</creationdate><title>Minimizing shorting between FinFET epitaxial regions</title><author>Pranatharthiharan, Balasubramanian ; Cheng, Kangguo ; Reznicek, Alexander ; Surisetty, Charan V</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US10923471B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2021</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>Pranatharthiharan, Balasubramanian</creatorcontrib><creatorcontrib>Cheng, Kangguo</creatorcontrib><creatorcontrib>Reznicek, Alexander</creatorcontrib><creatorcontrib>Surisetty, Charan V</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Pranatharthiharan, Balasubramanian</au><au>Cheng, Kangguo</au><au>Reznicek, Alexander</au><au>Surisetty, Charan V</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Minimizing shorting between FinFET epitaxial regions</title><date>2021-02-16</date><risdate>2021</risdate><abstract>The present invention relates generally to semiconductors, and more particularly, to a structure and method of minimizing shorting between epitaxial regions in small pitch fin field effect transistors (FinFETs). In an embodiment, a dielectric region may be formed in a middle portion of a gate structure. The gate structure be formed using a gate replacement process, and may cover a middle portion of a first fin group, a middle portion of a second fin group and an intermediate region of the substrate between the first fin group and the second fin group. The dielectric region may be surrounded by the gate structure in the intermediate region. The gate structure and the dielectric region may physically separate epitaxial regions formed on the first fin group and the second fin group from one another.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US10923471B2
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title Minimizing shorting between FinFET epitaxial regions
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-28T17%3A33%3A30IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Pranatharthiharan,%20Balasubramanian&rft.date=2021-02-16&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS10923471B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true