Integrated magnetic random access memory with logic device having low-K interconnects

Device and methods of forming a device are disclosed. The method includes providing a substrate and a first upper dielectric layer over first, second and third regions of the substrate. The first upper dielectric layer includes a first upper interconnect level with a plurality of metal lines in the...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Yi, Wanbing, Jiang, Yi, Poh, Francis Yong Wee, Shum, Danny Pak-Chum, Tan, Juan Boon, Cong, Hai
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Yi, Wanbing
Jiang, Yi
Poh, Francis Yong Wee
Shum, Danny Pak-Chum
Tan, Juan Boon
Cong, Hai
description Device and methods of forming a device are disclosed. The method includes providing a substrate and a first upper dielectric layer over first, second and third regions of the substrate. The first upper dielectric layer includes a first upper interconnect level with a plurality of metal lines in the first and second regions. A MRAM cell which includes a MTJ element sandwiched between top and bottom electrodes is formed in the second region. The bottom electrode is in direct contact with the metal line in the first upper interconnect level of the second region. A dielectric layer which includes a second upper interconnect level with a dual damascene interconnect in the first region and a damascene interconnect in the second region is provided over the first upper dielectric layer. The dual damascene interconnect in the first region is coupled to the metal line in the first region and the damascene interconnect in the second region is coupled to the MTJ element.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US10461247B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US10461247B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US10461247B23</originalsourceid><addsrcrecordid>eNqNjUEKwjAURLNxIeodvgco2Fp0ryiKS-26fH7HNNAkJQkt3t4sPICrgXnDm6Vq7i5BB07oyLJ2SEYosOu8JRZBjGRhffjQbFJPg9eZd5iMgHqejNO5m4sHmewJ4p2DpLhWizcPEZtfrtT2enmdbwVG3yKOLMhPbfMsd_WhrOrjqdr_s_kC9aE5fQ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Integrated magnetic random access memory with logic device having low-K interconnects</title><source>esp@cenet</source><creator>Yi, Wanbing ; Jiang, Yi ; Poh, Francis Yong Wee ; Shum, Danny Pak-Chum ; Tan, Juan Boon ; Cong, Hai</creator><creatorcontrib>Yi, Wanbing ; Jiang, Yi ; Poh, Francis Yong Wee ; Shum, Danny Pak-Chum ; Tan, Juan Boon ; Cong, Hai</creatorcontrib><description>Device and methods of forming a device are disclosed. The method includes providing a substrate and a first upper dielectric layer over first, second and third regions of the substrate. The first upper dielectric layer includes a first upper interconnect level with a plurality of metal lines in the first and second regions. A MRAM cell which includes a MTJ element sandwiched between top and bottom electrodes is formed in the second region. The bottom electrode is in direct contact with the metal line in the first upper interconnect level of the second region. A dielectric layer which includes a second upper interconnect level with a dual damascene interconnect in the first region and a damascene interconnect in the second region is provided over the first upper dielectric layer. The dual damascene interconnect in the first region is coupled to the metal line in the first region and the damascene interconnect in the second region is coupled to the MTJ element.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2019</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20191029&amp;DB=EPODOC&amp;CC=US&amp;NR=10461247B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20191029&amp;DB=EPODOC&amp;CC=US&amp;NR=10461247B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Yi, Wanbing</creatorcontrib><creatorcontrib>Jiang, Yi</creatorcontrib><creatorcontrib>Poh, Francis Yong Wee</creatorcontrib><creatorcontrib>Shum, Danny Pak-Chum</creatorcontrib><creatorcontrib>Tan, Juan Boon</creatorcontrib><creatorcontrib>Cong, Hai</creatorcontrib><title>Integrated magnetic random access memory with logic device having low-K interconnects</title><description>Device and methods of forming a device are disclosed. The method includes providing a substrate and a first upper dielectric layer over first, second and third regions of the substrate. The first upper dielectric layer includes a first upper interconnect level with a plurality of metal lines in the first and second regions. A MRAM cell which includes a MTJ element sandwiched between top and bottom electrodes is formed in the second region. The bottom electrode is in direct contact with the metal line in the first upper interconnect level of the second region. A dielectric layer which includes a second upper interconnect level with a dual damascene interconnect in the first region and a damascene interconnect in the second region is provided over the first upper dielectric layer. The dual damascene interconnect in the first region is coupled to the metal line in the first region and the damascene interconnect in the second region is coupled to the MTJ element.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2019</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjUEKwjAURLNxIeodvgco2Fp0ryiKS-26fH7HNNAkJQkt3t4sPICrgXnDm6Vq7i5BB07oyLJ2SEYosOu8JRZBjGRhffjQbFJPg9eZd5iMgHqejNO5m4sHmewJ4p2DpLhWizcPEZtfrtT2enmdbwVG3yKOLMhPbfMsd_WhrOrjqdr_s_kC9aE5fQ</recordid><startdate>20191029</startdate><enddate>20191029</enddate><creator>Yi, Wanbing</creator><creator>Jiang, Yi</creator><creator>Poh, Francis Yong Wee</creator><creator>Shum, Danny Pak-Chum</creator><creator>Tan, Juan Boon</creator><creator>Cong, Hai</creator><scope>EVB</scope></search><sort><creationdate>20191029</creationdate><title>Integrated magnetic random access memory with logic device having low-K interconnects</title><author>Yi, Wanbing ; Jiang, Yi ; Poh, Francis Yong Wee ; Shum, Danny Pak-Chum ; Tan, Juan Boon ; Cong, Hai</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US10461247B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2019</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>Yi, Wanbing</creatorcontrib><creatorcontrib>Jiang, Yi</creatorcontrib><creatorcontrib>Poh, Francis Yong Wee</creatorcontrib><creatorcontrib>Shum, Danny Pak-Chum</creatorcontrib><creatorcontrib>Tan, Juan Boon</creatorcontrib><creatorcontrib>Cong, Hai</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Yi, Wanbing</au><au>Jiang, Yi</au><au>Poh, Francis Yong Wee</au><au>Shum, Danny Pak-Chum</au><au>Tan, Juan Boon</au><au>Cong, Hai</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Integrated magnetic random access memory with logic device having low-K interconnects</title><date>2019-10-29</date><risdate>2019</risdate><abstract>Device and methods of forming a device are disclosed. The method includes providing a substrate and a first upper dielectric layer over first, second and third regions of the substrate. The first upper dielectric layer includes a first upper interconnect level with a plurality of metal lines in the first and second regions. A MRAM cell which includes a MTJ element sandwiched between top and bottom electrodes is formed in the second region. The bottom electrode is in direct contact with the metal line in the first upper interconnect level of the second region. A dielectric layer which includes a second upper interconnect level with a dual damascene interconnect in the first region and a damascene interconnect in the second region is provided over the first upper dielectric layer. The dual damascene interconnect in the first region is coupled to the metal line in the first region and the damascene interconnect in the second region is coupled to the MTJ element.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US10461247B2
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title Integrated magnetic random access memory with logic device having low-K interconnects
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-27T11%3A31%3A42IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Yi,%20Wanbing&rft.date=2019-10-29&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS10461247B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true