Supporting binary translation alias detection in an out-of-order processor
In one implementation, a processing device is provided that includes a memory to store instructions and a processor core to execute the instructions. The processor core is to receive a sequence of instructions reordered by a binary translator for execution. A first load of the sequence of instructio...
Gespeichert in:
Hauptverfasser: | , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Mekkat, Vineeth Dechene, Mark J Zhang, Zhongying Agron, Jason Winkel, Sebastian |
description | In one implementation, a processing device is provided that includes a memory to store instructions and a processor core to execute the instructions. The processor core is to receive a sequence of instructions reordered by a binary translator for execution. A first load of the sequence of instructions is identified. The first load references a memory location that stores a data item to be loaded. An occurrence of a second load is detected. The second load to access the memory location subsequent to an execution of the first load instruction. A protection field in the first load is enabled based on the detected occurrence of the second load. The enabled protection field indicates that the first load is to be checked for an aliasing associated with the memory location with respect to a subsequent store instruction. The second load is eliminated based on the enabled of the protection field. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US10228956B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US10228956B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US10228956B23</originalsourceid><addsrcrecordid>eNqNikEKAjEMAHvxIOof4gMKWlHWq6KI19XzErtZKZSkpNmDv1fEB3gaZpipu7ZjKaKW-AmPxKgvMEWuGS0JA-aEFXoyil9Pn8Qgo3kZvGhPCkUlUq2iczcZMFda_Dhzy_Ppdrx4KtJRLRiJybp7u16F0Oy3u0PY_PO8AXHPNcg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Supporting binary translation alias detection in an out-of-order processor</title><source>esp@cenet</source><creator>Mekkat, Vineeth ; Dechene, Mark J ; Zhang, Zhongying ; Agron, Jason ; Winkel, Sebastian</creator><creatorcontrib>Mekkat, Vineeth ; Dechene, Mark J ; Zhang, Zhongying ; Agron, Jason ; Winkel, Sebastian</creatorcontrib><description>In one implementation, a processing device is provided that includes a memory to store instructions and a processor core to execute the instructions. The processor core is to receive a sequence of instructions reordered by a binary translator for execution. A first load of the sequence of instructions is identified. The first load references a memory location that stores a data item to be loaded. An occurrence of a second load is detected. The second load to access the memory location subsequent to an execution of the first load instruction. A protection field in the first load is enabled based on the detected occurrence of the second load. The enabled protection field indicates that the first load is to be checked for an aliasing associated with the memory location with respect to a subsequent store instruction. The second load is eliminated based on the enabled of the protection field.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2019</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20190312&DB=EPODOC&CC=US&NR=10228956B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,777,882,25545,76296</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20190312&DB=EPODOC&CC=US&NR=10228956B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Mekkat, Vineeth</creatorcontrib><creatorcontrib>Dechene, Mark J</creatorcontrib><creatorcontrib>Zhang, Zhongying</creatorcontrib><creatorcontrib>Agron, Jason</creatorcontrib><creatorcontrib>Winkel, Sebastian</creatorcontrib><title>Supporting binary translation alias detection in an out-of-order processor</title><description>In one implementation, a processing device is provided that includes a memory to store instructions and a processor core to execute the instructions. The processor core is to receive a sequence of instructions reordered by a binary translator for execution. A first load of the sequence of instructions is identified. The first load references a memory location that stores a data item to be loaded. An occurrence of a second load is detected. The second load to access the memory location subsequent to an execution of the first load instruction. A protection field in the first load is enabled based on the detected occurrence of the second load. The enabled protection field indicates that the first load is to be checked for an aliasing associated with the memory location with respect to a subsequent store instruction. The second load is eliminated based on the enabled of the protection field.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2019</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNikEKAjEMAHvxIOof4gMKWlHWq6KI19XzErtZKZSkpNmDv1fEB3gaZpipu7ZjKaKW-AmPxKgvMEWuGS0JA-aEFXoyil9Pn8Qgo3kZvGhPCkUlUq2iczcZMFda_Dhzy_Ppdrx4KtJRLRiJybp7u16F0Oy3u0PY_PO8AXHPNcg</recordid><startdate>20190312</startdate><enddate>20190312</enddate><creator>Mekkat, Vineeth</creator><creator>Dechene, Mark J</creator><creator>Zhang, Zhongying</creator><creator>Agron, Jason</creator><creator>Winkel, Sebastian</creator><scope>EVB</scope></search><sort><creationdate>20190312</creationdate><title>Supporting binary translation alias detection in an out-of-order processor</title><author>Mekkat, Vineeth ; Dechene, Mark J ; Zhang, Zhongying ; Agron, Jason ; Winkel, Sebastian</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US10228956B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2019</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>Mekkat, Vineeth</creatorcontrib><creatorcontrib>Dechene, Mark J</creatorcontrib><creatorcontrib>Zhang, Zhongying</creatorcontrib><creatorcontrib>Agron, Jason</creatorcontrib><creatorcontrib>Winkel, Sebastian</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Mekkat, Vineeth</au><au>Dechene, Mark J</au><au>Zhang, Zhongying</au><au>Agron, Jason</au><au>Winkel, Sebastian</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Supporting binary translation alias detection in an out-of-order processor</title><date>2019-03-12</date><risdate>2019</risdate><abstract>In one implementation, a processing device is provided that includes a memory to store instructions and a processor core to execute the instructions. The processor core is to receive a sequence of instructions reordered by a binary translator for execution. A first load of the sequence of instructions is identified. The first load references a memory location that stores a data item to be loaded. An occurrence of a second load is detected. The second load to access the memory location subsequent to an execution of the first load instruction. A protection field in the first load is enabled based on the detected occurrence of the second load. The enabled protection field indicates that the first load is to be checked for an aliasing associated with the memory location with respect to a subsequent store instruction. The second load is eliminated based on the enabled of the protection field.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US10228956B2 |
source | esp@cenet |
subjects | CALCULATING COMPUTING COUNTING ELECTRIC DIGITAL DATA PROCESSING PHYSICS |
title | Supporting binary translation alias detection in an out-of-order processor |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-17T16%3A06%3A34IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Mekkat,%20Vineeth&rft.date=2019-03-12&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS10228956B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |