Graphics processing microprocessor system having a master device communicate with a slave device

A slave device communicates with a host system via a host communications bus. The host system includes one processor that can act as bus master and send access requests for slave resources on the slave device via the communications bus. The slave device platform includes a memory management unit, a...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Blazevic, Mario, Sorgard, Edvard, Ljosland, Borgar, Nystad, Jorn
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Blazevic, Mario
Sorgard, Edvard
Ljosland, Borgar
Nystad, Jorn
description A slave device communicates with a host system via a host communications bus. The host system includes one processor that can act as bus master and send access requests for slave resources on the slave device via the communications bus. The slave device platform includes a memory management unit, a programmable central processor and one slave resource. The memory management unit acts as an address translating device, and accepts requests with virtual addresses from a master device on the host system, translates the virtual addresses used in the access request to the "internal" physical addresses of the slave's resources and forwards the accesses to the appropriate physical resource. When an address miss occurs in the memory management unit, it passes the handling of the access request over to the controlling CPU which executes software to then resolve the address miss and handle the access request.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US10223288B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US10223288B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US10223288B23</originalsourceid><addsrcrecordid>eNqNijsKAjEQQNNYiHqH8QCCZputFT-9Wq_DOLoDmw-ZGPH2rpADWD0e703N7Zgw9kIKMQViVfFPcEIpVA8J9KOZHfRYfhHB4egJ7lyEGCg49_JCmBnekvtx0AEL1z43kwcOyovKmVke9pfdacUxdKwRiT3n7nrerK1tbNtubfPP8wU4oD4T</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Graphics processing microprocessor system having a master device communicate with a slave device</title><source>esp@cenet</source><creator>Blazevic, Mario ; Sorgard, Edvard ; Ljosland, Borgar ; Nystad, Jorn</creator><creatorcontrib>Blazevic, Mario ; Sorgard, Edvard ; Ljosland, Borgar ; Nystad, Jorn</creatorcontrib><description>A slave device communicates with a host system via a host communications bus. The host system includes one processor that can act as bus master and send access requests for slave resources on the slave device via the communications bus. The slave device platform includes a memory management unit, a programmable central processor and one slave resource. The memory management unit acts as an address translating device, and accepts requests with virtual addresses from a master device on the host system, translates the virtual addresses used in the access request to the "internal" physical addresses of the slave's resources and forwards the accesses to the appropriate physical resource. When an address miss occurs in the memory management unit, it passes the handling of the access request over to the controlling CPU which executes software to then resolve the address miss and handle the access request.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; IMAGE DATA PROCESSING OR GENERATION, IN GENERAL ; PHYSICS</subject><creationdate>2019</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20190305&amp;DB=EPODOC&amp;CC=US&amp;NR=10223288B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20190305&amp;DB=EPODOC&amp;CC=US&amp;NR=10223288B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Blazevic, Mario</creatorcontrib><creatorcontrib>Sorgard, Edvard</creatorcontrib><creatorcontrib>Ljosland, Borgar</creatorcontrib><creatorcontrib>Nystad, Jorn</creatorcontrib><title>Graphics processing microprocessor system having a master device communicate with a slave device</title><description>A slave device communicates with a host system via a host communications bus. The host system includes one processor that can act as bus master and send access requests for slave resources on the slave device via the communications bus. The slave device platform includes a memory management unit, a programmable central processor and one slave resource. The memory management unit acts as an address translating device, and accepts requests with virtual addresses from a master device on the host system, translates the virtual addresses used in the access request to the "internal" physical addresses of the slave's resources and forwards the accesses to the appropriate physical resource. When an address miss occurs in the memory management unit, it passes the handling of the access request over to the controlling CPU which executes software to then resolve the address miss and handle the access request.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>IMAGE DATA PROCESSING OR GENERATION, IN GENERAL</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2019</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNijsKAjEQQNNYiHqH8QCCZputFT-9Wq_DOLoDmw-ZGPH2rpADWD0e703N7Zgw9kIKMQViVfFPcEIpVA8J9KOZHfRYfhHB4egJ7lyEGCg49_JCmBnekvtx0AEL1z43kwcOyovKmVke9pfdacUxdKwRiT3n7nrerK1tbNtubfPP8wU4oD4T</recordid><startdate>20190305</startdate><enddate>20190305</enddate><creator>Blazevic, Mario</creator><creator>Sorgard, Edvard</creator><creator>Ljosland, Borgar</creator><creator>Nystad, Jorn</creator><scope>EVB</scope></search><sort><creationdate>20190305</creationdate><title>Graphics processing microprocessor system having a master device communicate with a slave device</title><author>Blazevic, Mario ; Sorgard, Edvard ; Ljosland, Borgar ; Nystad, Jorn</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US10223288B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2019</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>IMAGE DATA PROCESSING OR GENERATION, IN GENERAL</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>Blazevic, Mario</creatorcontrib><creatorcontrib>Sorgard, Edvard</creatorcontrib><creatorcontrib>Ljosland, Borgar</creatorcontrib><creatorcontrib>Nystad, Jorn</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Blazevic, Mario</au><au>Sorgard, Edvard</au><au>Ljosland, Borgar</au><au>Nystad, Jorn</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Graphics processing microprocessor system having a master device communicate with a slave device</title><date>2019-03-05</date><risdate>2019</risdate><abstract>A slave device communicates with a host system via a host communications bus. The host system includes one processor that can act as bus master and send access requests for slave resources on the slave device via the communications bus. The slave device platform includes a memory management unit, a programmable central processor and one slave resource. The memory management unit acts as an address translating device, and accepts requests with virtual addresses from a master device on the host system, translates the virtual addresses used in the access request to the "internal" physical addresses of the slave's resources and forwards the accesses to the appropriate physical resource. When an address miss occurs in the memory management unit, it passes the handling of the access request over to the controlling CPU which executes software to then resolve the address miss and handle the access request.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US10223288B2
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
IMAGE DATA PROCESSING OR GENERATION, IN GENERAL
PHYSICS
title Graphics processing microprocessor system having a master device communicate with a slave device
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-28T18%3A20%3A10IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Blazevic,%20Mario&rft.date=2019-03-05&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS10223288B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true