Power supply noise sensor

An integrated circuit includes a clock generator to generate a first clock signal, a delay circuit to generate a second clock signal as a delayed version of the first clock signal, and a plurality of series-connected delay elements having a plurality of outputs, wherein each output from an initial o...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Tran, Dat Tat, Chen, Jifeng, Jarrar, Anis Mahmoud, Corso, Jorge Arturo, Winemberg, LeRoy, Rajasekaran, Balaji
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Tran, Dat Tat
Chen, Jifeng
Jarrar, Anis Mahmoud
Corso, Jorge Arturo
Winemberg, LeRoy
Rajasekaran, Balaji
description An integrated circuit includes a clock generator to generate a first clock signal, a delay circuit to generate a second clock signal as a delayed version of the first clock signal, and a plurality of series-connected delay elements having a plurality of outputs, wherein each output from an initial output to a last output is configured to provide the second clock signal delayed by an increasing number of series-connected delay elements. The circuit includes a plurality of flip-flops, wherein a first input of each flip flop is coupled to receive the first clock signal and a second input of each flip flop from an initial flip-flop to a last flip-flop is coupled to receive a corresponding output of the series-connected delay elements from the initial output to the last output, respectively. The circuit includes a plurality of sticky flops, each corresponding to a flip-flop of the plurality of flip-flops.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US10084437B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US10084437B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US10084437B13</originalsourceid><addsrcrecordid>eNrjZJAMyC9PLVIoLi0oyKlUyMvPLE5VKE7NK84v4mFgTUvMKU7lhdLcDIpuriHOHrqpBfnxqcUFicmpeakl8aHBhgYGFiYmxuZOhsbEqAEANoAi-g</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Power supply noise sensor</title><source>esp@cenet</source><creator>Tran, Dat Tat ; Chen, Jifeng ; Jarrar, Anis Mahmoud ; Corso, Jorge Arturo ; Winemberg, LeRoy ; Rajasekaran, Balaji</creator><creatorcontrib>Tran, Dat Tat ; Chen, Jifeng ; Jarrar, Anis Mahmoud ; Corso, Jorge Arturo ; Winemberg, LeRoy ; Rajasekaran, Balaji</creatorcontrib><description>An integrated circuit includes a clock generator to generate a first clock signal, a delay circuit to generate a second clock signal as a delayed version of the first clock signal, and a plurality of series-connected delay elements having a plurality of outputs, wherein each output from an initial output to a last output is configured to provide the second clock signal delayed by an increasing number of series-connected delay elements. The circuit includes a plurality of flip-flops, wherein a first input of each flip flop is coupled to receive the first clock signal and a second input of each flip flop from an initial flip-flop to a last flip-flop is coupled to receive a corresponding output of the series-connected delay elements from the initial output to the last output, respectively. The circuit includes a plurality of sticky flops, each corresponding to a flip-flop of the plurality of flip-flops.</description><language>eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; ELECTRICITY ; PULSE TECHNIQUE</subject><creationdate>2018</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20180925&amp;DB=EPODOC&amp;CC=US&amp;NR=10084437B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20180925&amp;DB=EPODOC&amp;CC=US&amp;NR=10084437B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Tran, Dat Tat</creatorcontrib><creatorcontrib>Chen, Jifeng</creatorcontrib><creatorcontrib>Jarrar, Anis Mahmoud</creatorcontrib><creatorcontrib>Corso, Jorge Arturo</creatorcontrib><creatorcontrib>Winemberg, LeRoy</creatorcontrib><creatorcontrib>Rajasekaran, Balaji</creatorcontrib><title>Power supply noise sensor</title><description>An integrated circuit includes a clock generator to generate a first clock signal, a delay circuit to generate a second clock signal as a delayed version of the first clock signal, and a plurality of series-connected delay elements having a plurality of outputs, wherein each output from an initial output to a last output is configured to provide the second clock signal delayed by an increasing number of series-connected delay elements. The circuit includes a plurality of flip-flops, wherein a first input of each flip flop is coupled to receive the first clock signal and a second input of each flip flop from an initial flip-flop to a last flip-flop is coupled to receive a corresponding output of the series-connected delay elements from the initial output to the last output, respectively. The circuit includes a plurality of sticky flops, each corresponding to a flip-flop of the plurality of flip-flops.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRICITY</subject><subject>PULSE TECHNIQUE</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2018</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZJAMyC9PLVIoLi0oyKlUyMvPLE5VKE7NK84v4mFgTUvMKU7lhdLcDIpuriHOHrqpBfnxqcUFicmpeakl8aHBhgYGFiYmxuZOhsbEqAEANoAi-g</recordid><startdate>20180925</startdate><enddate>20180925</enddate><creator>Tran, Dat Tat</creator><creator>Chen, Jifeng</creator><creator>Jarrar, Anis Mahmoud</creator><creator>Corso, Jorge Arturo</creator><creator>Winemberg, LeRoy</creator><creator>Rajasekaran, Balaji</creator><scope>EVB</scope></search><sort><creationdate>20180925</creationdate><title>Power supply noise sensor</title><author>Tran, Dat Tat ; Chen, Jifeng ; Jarrar, Anis Mahmoud ; Corso, Jorge Arturo ; Winemberg, LeRoy ; Rajasekaran, Balaji</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US10084437B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2018</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRICITY</topic><topic>PULSE TECHNIQUE</topic><toplevel>online_resources</toplevel><creatorcontrib>Tran, Dat Tat</creatorcontrib><creatorcontrib>Chen, Jifeng</creatorcontrib><creatorcontrib>Jarrar, Anis Mahmoud</creatorcontrib><creatorcontrib>Corso, Jorge Arturo</creatorcontrib><creatorcontrib>Winemberg, LeRoy</creatorcontrib><creatorcontrib>Rajasekaran, Balaji</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Tran, Dat Tat</au><au>Chen, Jifeng</au><au>Jarrar, Anis Mahmoud</au><au>Corso, Jorge Arturo</au><au>Winemberg, LeRoy</au><au>Rajasekaran, Balaji</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Power supply noise sensor</title><date>2018-09-25</date><risdate>2018</risdate><abstract>An integrated circuit includes a clock generator to generate a first clock signal, a delay circuit to generate a second clock signal as a delayed version of the first clock signal, and a plurality of series-connected delay elements having a plurality of outputs, wherein each output from an initial output to a last output is configured to provide the second clock signal delayed by an increasing number of series-connected delay elements. The circuit includes a plurality of flip-flops, wherein a first input of each flip flop is coupled to receive the first clock signal and a second input of each flip flop from an initial flip-flop to a last flip-flop is coupled to receive a corresponding output of the series-connected delay elements from the initial output to the last output, respectively. The circuit includes a plurality of sticky flops, each corresponding to a flip-flop of the plurality of flip-flops.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US10084437B1
source esp@cenet
subjects BASIC ELECTRONIC CIRCUITRY
ELECTRICITY
PULSE TECHNIQUE
title Power supply noise sensor
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-26T21%3A02%3A40IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Tran,%20Dat%20Tat&rft.date=2018-09-25&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS10084437B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true