NAND memory cell string having a stacked select gate structure and process for for forming same
A memory string is disclosed including a plurality of core cells serially connected between a source select gate and a drain select gate along a channel. Each core cell includes a wordline separated from the channel by a stack of layers including a charge trapping layer. At least one of the source a...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Fang, Shenqing Van Buskirk, Michael A Kwan, Ming Sang Suh, Youseok |
description | A memory string is disclosed including a plurality of core cells serially connected between a source select gate and a drain select gate along a channel. Each core cell includes a wordline separated from the channel by a stack of layers including a charge trapping layer. At least one of the source and drain select gates is a stacked select gate with a plurality of components, including a first component adjacent to the plurality of core cells and a second component separated from the core cells by the first component. The first component includes a wordline separated from the channel by a stack of layers including a charge trapping layer, and a distance between the wordline of the first component and the wordline of a first core cell in the plurality of core cells is substantially the same as distances between each wordline in the plurality of word core cells. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US10038004B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US10038004B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US10038004B23</originalsourceid><addsrcrecordid>eNqNi7sKwkAQRdNYiPoP4wcIq7GwjS-s0qh1GDY3UdwXOxvBv9cF7S0uhwvnjIumruo9WVgfX6RhDEmKd9fTjZ8Z_PmsH2hJYKAT9ZyQnUGnIYLYtRSi1xChzsffbG6FLabFqGMjmH05KebHw2V3WiD4BhJYwyE11_NSqXKj1Hq7Kv9x3g3dPFI</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>NAND memory cell string having a stacked select gate structure and process for for forming same</title><source>esp@cenet</source><creator>Fang, Shenqing ; Van Buskirk, Michael A ; Kwan, Ming Sang ; Suh, Youseok</creator><creatorcontrib>Fang, Shenqing ; Van Buskirk, Michael A ; Kwan, Ming Sang ; Suh, Youseok</creatorcontrib><description>A memory string is disclosed including a plurality of core cells serially connected between a source select gate and a drain select gate along a channel. Each core cell includes a wordline separated from the channel by a stack of layers including a charge trapping layer. At least one of the source and drain select gates is a stacked select gate with a plurality of components, including a first component adjacent to the plurality of core cells and a second component separated from the core cells by the first component. The first component includes a wordline separated from the channel by a stack of layers including a charge trapping layer, and a distance between the wordline of the first component and the wordline of a first core cell in the plurality of core cells is substantially the same as distances between each wordline in the plurality of word core cells.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; INFORMATION STORAGE ; PHYSICS ; SEMICONDUCTOR DEVICES ; STATIC STORES</subject><creationdate>2018</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20180731&DB=EPODOC&CC=US&NR=10038004B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,309,781,886,25569,76552</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20180731&DB=EPODOC&CC=US&NR=10038004B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Fang, Shenqing</creatorcontrib><creatorcontrib>Van Buskirk, Michael A</creatorcontrib><creatorcontrib>Kwan, Ming Sang</creatorcontrib><creatorcontrib>Suh, Youseok</creatorcontrib><title>NAND memory cell string having a stacked select gate structure and process for for forming same</title><description>A memory string is disclosed including a plurality of core cells serially connected between a source select gate and a drain select gate along a channel. Each core cell includes a wordline separated from the channel by a stack of layers including a charge trapping layer. At least one of the source and drain select gates is a stacked select gate with a plurality of components, including a first component adjacent to the plurality of core cells and a second component separated from the core cells by the first component. The first component includes a wordline separated from the channel by a stack of layers including a charge trapping layer, and a distance between the wordline of the first component and the wordline of a first core cell in the plurality of core cells is substantially the same as distances between each wordline in the plurality of word core cells.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>SEMICONDUCTOR DEVICES</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2018</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNi7sKwkAQRdNYiPoP4wcIq7GwjS-s0qh1GDY3UdwXOxvBv9cF7S0uhwvnjIumruo9WVgfX6RhDEmKd9fTjZ8Z_PmsH2hJYKAT9ZyQnUGnIYLYtRSi1xChzsffbG6FLabFqGMjmH05KebHw2V3WiD4BhJYwyE11_NSqXKj1Hq7Kv9x3g3dPFI</recordid><startdate>20180731</startdate><enddate>20180731</enddate><creator>Fang, Shenqing</creator><creator>Van Buskirk, Michael A</creator><creator>Kwan, Ming Sang</creator><creator>Suh, Youseok</creator><scope>EVB</scope></search><sort><creationdate>20180731</creationdate><title>NAND memory cell string having a stacked select gate structure and process for for forming same</title><author>Fang, Shenqing ; Van Buskirk, Michael A ; Kwan, Ming Sang ; Suh, Youseok</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US10038004B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2018</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>SEMICONDUCTOR DEVICES</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>Fang, Shenqing</creatorcontrib><creatorcontrib>Van Buskirk, Michael A</creatorcontrib><creatorcontrib>Kwan, Ming Sang</creatorcontrib><creatorcontrib>Suh, Youseok</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Fang, Shenqing</au><au>Van Buskirk, Michael A</au><au>Kwan, Ming Sang</au><au>Suh, Youseok</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>NAND memory cell string having a stacked select gate structure and process for for forming same</title><date>2018-07-31</date><risdate>2018</risdate><abstract>A memory string is disclosed including a plurality of core cells serially connected between a source select gate and a drain select gate along a channel. Each core cell includes a wordline separated from the channel by a stack of layers including a charge trapping layer. At least one of the source and drain select gates is a stacked select gate with a plurality of components, including a first component adjacent to the plurality of core cells and a second component separated from the core cells by the first component. The first component includes a wordline separated from the channel by a stack of layers including a charge trapping layer, and a distance between the wordline of the first component and the wordline of a first core cell in the plurality of core cells is substantially the same as distances between each wordline in the plurality of word core cells.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US10038004B2 |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY INFORMATION STORAGE PHYSICS SEMICONDUCTOR DEVICES STATIC STORES |
title | NAND memory cell string having a stacked select gate structure and process for for forming same |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-15T16%3A55%3A30IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Fang,%20Shenqing&rft.date=2018-07-31&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS10038004B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |