MEMORY SYSTEM AND MEMORY ACCESS INTERFACE DEVICE THEREOF

The present disclosure discloses a memory access interface device. The clock generation circuit thereof generates reference clocks. Each of the DDR access signal transmission circuits thereof, under a DDR mode, adjusts a phase and a duty cycle of one of DDR access signals according to one of DDR ref...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: TSAI, FUIN, TSAI, MIN-HAN, CHANG, CHIH-WEI, LIN, SHIH-HAN, CHEN, SHIHANG, CHI, KUO-WEI, CHOU, GERIH, YU, CHUNI
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator TSAI, FUIN
TSAI, MIN-HAN
CHANG, CHIH-WEI
LIN, SHIH-HAN
CHEN, SHIHANG
CHI, KUO-WEI
CHOU, GERIH
YU, CHUNI
description The present disclosure discloses a memory access interface device. The clock generation circuit thereof generates reference clocks. Each of the DDR access signal transmission circuits thereof, under a DDR mode, adjusts a phase and a duty cycle of one of DDR access signals according to one of DDR reference clock signals to generate one of output access signals to access the memory device. The data signal transmission circuit thereof, under an SDR mode, applies a minimum latency on an SDR data signal according to the command and address reference clock signal to generate an output SDR data signal to access the memory device. The command and address signal transmission circuit thereof, under either the DDR or SDR mode, applies a programmable latency on a command and address signal according to the command and address reference clock signal to generate an output command and address signal to access the memory device.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_TWI768790BB</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>TWI768790BB</sourcerecordid><originalsourceid>FETCH-epo_espacenet_TWI768790BB3</originalsourceid><addsrcrecordid>eNrjZLDwdfX1D4pUCI4MDnH1VXD0c1GAijg6O7sGByt4-oW4Brk5OrsquLiGeQKpEA_XIFd_Nx4G1rTEnOJUXijNzaDg5hri7KGbWpAfn1pckJicmpdaEh8S7mluZmFuaeDkZEyEEgAkwCid</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>MEMORY SYSTEM AND MEMORY ACCESS INTERFACE DEVICE THEREOF</title><source>esp@cenet</source><creator>TSAI, FUIN ; TSAI, MIN-HAN ; CHANG, CHIH-WEI ; LIN, SHIH-HAN ; CHEN, SHIHANG ; CHI, KUO-WEI ; CHOU, GERIH ; YU, CHUNI</creator><creatorcontrib>TSAI, FUIN ; TSAI, MIN-HAN ; CHANG, CHIH-WEI ; LIN, SHIH-HAN ; CHEN, SHIHANG ; CHI, KUO-WEI ; CHOU, GERIH ; YU, CHUNI</creatorcontrib><description>The present disclosure discloses a memory access interface device. The clock generation circuit thereof generates reference clocks. Each of the DDR access signal transmission circuits thereof, under a DDR mode, adjusts a phase and a duty cycle of one of DDR access signals according to one of DDR reference clock signals to generate one of output access signals to access the memory device. The data signal transmission circuit thereof, under an SDR mode, applies a minimum latency on an SDR data signal according to the command and address reference clock signal to generate an output SDR data signal to access the memory device. The command and address signal transmission circuit thereof, under either the DDR or SDR mode, applies a programmable latency on a command and address signal according to the command and address reference clock signal to generate an output command and address signal to access the memory device.</description><language>chi ; eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2022</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20220621&amp;DB=EPODOC&amp;CC=TW&amp;NR=I768790B$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20220621&amp;DB=EPODOC&amp;CC=TW&amp;NR=I768790B$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>TSAI, FUIN</creatorcontrib><creatorcontrib>TSAI, MIN-HAN</creatorcontrib><creatorcontrib>CHANG, CHIH-WEI</creatorcontrib><creatorcontrib>LIN, SHIH-HAN</creatorcontrib><creatorcontrib>CHEN, SHIHANG</creatorcontrib><creatorcontrib>CHI, KUO-WEI</creatorcontrib><creatorcontrib>CHOU, GERIH</creatorcontrib><creatorcontrib>YU, CHUNI</creatorcontrib><title>MEMORY SYSTEM AND MEMORY ACCESS INTERFACE DEVICE THEREOF</title><description>The present disclosure discloses a memory access interface device. The clock generation circuit thereof generates reference clocks. Each of the DDR access signal transmission circuits thereof, under a DDR mode, adjusts a phase and a duty cycle of one of DDR access signals according to one of DDR reference clock signals to generate one of output access signals to access the memory device. The data signal transmission circuit thereof, under an SDR mode, applies a minimum latency on an SDR data signal according to the command and address reference clock signal to generate an output SDR data signal to access the memory device. The command and address signal transmission circuit thereof, under either the DDR or SDR mode, applies a programmable latency on a command and address signal according to the command and address reference clock signal to generate an output command and address signal to access the memory device.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2022</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLDwdfX1D4pUCI4MDnH1VXD0c1GAijg6O7sGByt4-oW4Brk5OrsquLiGeQKpEA_XIFd_Nx4G1rTEnOJUXijNzaDg5hri7KGbWpAfn1pckJicmpdaEh8S7mluZmFuaeDkZEyEEgAkwCid</recordid><startdate>20220621</startdate><enddate>20220621</enddate><creator>TSAI, FUIN</creator><creator>TSAI, MIN-HAN</creator><creator>CHANG, CHIH-WEI</creator><creator>LIN, SHIH-HAN</creator><creator>CHEN, SHIHANG</creator><creator>CHI, KUO-WEI</creator><creator>CHOU, GERIH</creator><creator>YU, CHUNI</creator><scope>EVB</scope></search><sort><creationdate>20220621</creationdate><title>MEMORY SYSTEM AND MEMORY ACCESS INTERFACE DEVICE THEREOF</title><author>TSAI, FUIN ; TSAI, MIN-HAN ; CHANG, CHIH-WEI ; LIN, SHIH-HAN ; CHEN, SHIHANG ; CHI, KUO-WEI ; CHOU, GERIH ; YU, CHUNI</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_TWI768790BB3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2022</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>TSAI, FUIN</creatorcontrib><creatorcontrib>TSAI, MIN-HAN</creatorcontrib><creatorcontrib>CHANG, CHIH-WEI</creatorcontrib><creatorcontrib>LIN, SHIH-HAN</creatorcontrib><creatorcontrib>CHEN, SHIHANG</creatorcontrib><creatorcontrib>CHI, KUO-WEI</creatorcontrib><creatorcontrib>CHOU, GERIH</creatorcontrib><creatorcontrib>YU, CHUNI</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>TSAI, FUIN</au><au>TSAI, MIN-HAN</au><au>CHANG, CHIH-WEI</au><au>LIN, SHIH-HAN</au><au>CHEN, SHIHANG</au><au>CHI, KUO-WEI</au><au>CHOU, GERIH</au><au>YU, CHUNI</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>MEMORY SYSTEM AND MEMORY ACCESS INTERFACE DEVICE THEREOF</title><date>2022-06-21</date><risdate>2022</risdate><abstract>The present disclosure discloses a memory access interface device. The clock generation circuit thereof generates reference clocks. Each of the DDR access signal transmission circuits thereof, under a DDR mode, adjusts a phase and a duty cycle of one of DDR access signals according to one of DDR reference clock signals to generate one of output access signals to access the memory device. The data signal transmission circuit thereof, under an SDR mode, applies a minimum latency on an SDR data signal according to the command and address reference clock signal to generate an output SDR data signal to access the memory device. The command and address signal transmission circuit thereof, under either the DDR or SDR mode, applies a programmable latency on a command and address signal according to the command and address reference clock signal to generate an output command and address signal to access the memory device.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_TWI768790BB
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
INFORMATION STORAGE
PHYSICS
STATIC STORES
title MEMORY SYSTEM AND MEMORY ACCESS INTERFACE DEVICE THEREOF
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-30T21%3A15%3A04IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=TSAI,%20FUIN&rft.date=2022-06-21&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ETWI768790BB%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true