Memory systems including memory controllers that use status input pins to check memory operation statuses of memory devices

A memory system may include a plurality of first memory devices; and a memory controller that may include a first chip enable (CE) pin configured to output a first CE signal that enables selectively any one of the first memory devices and a first status input pin configured to receive a first output...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: KIM, YU-KYEONG, LIM, DONG-GEUN, KIM, SU-HYUN, PARK, TAE-EUN, SHIN, YE-JIN, WOO, SEONG-HOON
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator KIM, YU-KYEONG
LIM, DONG-GEUN
KIM, SU-HYUN
PARK, TAE-EUN
SHIN, YE-JIN
WOO, SEONG-HOON
description A memory system may include a plurality of first memory devices; and a memory controller that may include a first chip enable (CE) pin configured to output a first CE signal that enables selectively any one of the first memory devices and a first status input pin configured to receive a first output signal indicating a memory operation status of an enabled first memory device from among the first memory devices in a first memory operation status checking period. In the first memory operation status checking period, the first output signal has one of a first level to indicate a first status of the memory operation status of the enabled first memory device, a second level to indicate a second status of the memory operation status of the enabled first memory device, or a third level to indicate a disabled status of the first memory devices.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_TW202329117A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>TW202329117A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_TW202329117A3</originalsourceid><addsrcrecordid>eNqNy7EKwjAQxvEuDqK-w_kAgk0HcRRRXNwKjiWkVxtMciF3EYovr2K7O33D7__Ni9cVPaUBeGBBz2CDcbm14Q7-B4aCJHIOE4P0WiAzAouW_I1jFog2fIjA9Gge040iJi2WwtgiA3UTtvi0BnlZzDrtGFfjLor1-VQfLxuM1CBHbTCgNPVNbVWl9mW5O1T_NG-HNUju</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Memory systems including memory controllers that use status input pins to check memory operation statuses of memory devices</title><source>esp@cenet</source><creator>KIM, YU-KYEONG ; LIM, DONG-GEUN ; KIM, SU-HYUN ; PARK, TAE-EUN ; SHIN, YE-JIN ; WOO, SEONG-HOON</creator><creatorcontrib>KIM, YU-KYEONG ; LIM, DONG-GEUN ; KIM, SU-HYUN ; PARK, TAE-EUN ; SHIN, YE-JIN ; WOO, SEONG-HOON</creatorcontrib><description>A memory system may include a plurality of first memory devices; and a memory controller that may include a first chip enable (CE) pin configured to output a first CE signal that enables selectively any one of the first memory devices and a first status input pin configured to receive a first output signal indicating a memory operation status of an enabled first memory device from among the first memory devices in a first memory operation status checking period. In the first memory operation status checking period, the first output signal has one of a first level to indicate a first status of the memory operation status of the enabled first memory device, a second level to indicate a second status of the memory operation status of the enabled first memory device, or a third level to indicate a disabled status of the first memory devices.</description><language>chi ; eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230716&amp;DB=EPODOC&amp;CC=TW&amp;NR=202329117A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230716&amp;DB=EPODOC&amp;CC=TW&amp;NR=202329117A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>KIM, YU-KYEONG</creatorcontrib><creatorcontrib>LIM, DONG-GEUN</creatorcontrib><creatorcontrib>KIM, SU-HYUN</creatorcontrib><creatorcontrib>PARK, TAE-EUN</creatorcontrib><creatorcontrib>SHIN, YE-JIN</creatorcontrib><creatorcontrib>WOO, SEONG-HOON</creatorcontrib><title>Memory systems including memory controllers that use status input pins to check memory operation statuses of memory devices</title><description>A memory system may include a plurality of first memory devices; and a memory controller that may include a first chip enable (CE) pin configured to output a first CE signal that enables selectively any one of the first memory devices and a first status input pin configured to receive a first output signal indicating a memory operation status of an enabled first memory device from among the first memory devices in a first memory operation status checking period. In the first memory operation status checking period, the first output signal has one of a first level to indicate a first status of the memory operation status of the enabled first memory device, a second level to indicate a second status of the memory operation status of the enabled first memory device, or a third level to indicate a disabled status of the first memory devices.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNy7EKwjAQxvEuDqK-w_kAgk0HcRRRXNwKjiWkVxtMciF3EYovr2K7O33D7__Ni9cVPaUBeGBBz2CDcbm14Q7-B4aCJHIOE4P0WiAzAouW_I1jFog2fIjA9Gge040iJi2WwtgiA3UTtvi0BnlZzDrtGFfjLor1-VQfLxuM1CBHbTCgNPVNbVWl9mW5O1T_NG-HNUju</recordid><startdate>20230716</startdate><enddate>20230716</enddate><creator>KIM, YU-KYEONG</creator><creator>LIM, DONG-GEUN</creator><creator>KIM, SU-HYUN</creator><creator>PARK, TAE-EUN</creator><creator>SHIN, YE-JIN</creator><creator>WOO, SEONG-HOON</creator><scope>EVB</scope></search><sort><creationdate>20230716</creationdate><title>Memory systems including memory controllers that use status input pins to check memory operation statuses of memory devices</title><author>KIM, YU-KYEONG ; LIM, DONG-GEUN ; KIM, SU-HYUN ; PARK, TAE-EUN ; SHIN, YE-JIN ; WOO, SEONG-HOON</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_TW202329117A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2023</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>KIM, YU-KYEONG</creatorcontrib><creatorcontrib>LIM, DONG-GEUN</creatorcontrib><creatorcontrib>KIM, SU-HYUN</creatorcontrib><creatorcontrib>PARK, TAE-EUN</creatorcontrib><creatorcontrib>SHIN, YE-JIN</creatorcontrib><creatorcontrib>WOO, SEONG-HOON</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>KIM, YU-KYEONG</au><au>LIM, DONG-GEUN</au><au>KIM, SU-HYUN</au><au>PARK, TAE-EUN</au><au>SHIN, YE-JIN</au><au>WOO, SEONG-HOON</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Memory systems including memory controllers that use status input pins to check memory operation statuses of memory devices</title><date>2023-07-16</date><risdate>2023</risdate><abstract>A memory system may include a plurality of first memory devices; and a memory controller that may include a first chip enable (CE) pin configured to output a first CE signal that enables selectively any one of the first memory devices and a first status input pin configured to receive a first output signal indicating a memory operation status of an enabled first memory device from among the first memory devices in a first memory operation status checking period. In the first memory operation status checking period, the first output signal has one of a first level to indicate a first status of the memory operation status of the enabled first memory device, a second level to indicate a second status of the memory operation status of the enabled first memory device, or a third level to indicate a disabled status of the first memory devices.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_TW202329117A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
INFORMATION STORAGE
PHYSICS
STATIC STORES
title Memory systems including memory controllers that use status input pins to check memory operation statuses of memory devices
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-25T08%3A50%3A26IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=KIM,%20YU-KYEONG&rft.date=2023-07-16&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ETW202329117A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true