Real-equivalent-time flash array digitizer oscilloscope architecture

A test and measurement system includes a clock recovery circuit configured to receive a signal from a device under test and to produce a pattern trigger signal, a flash array digitizer having an array of counters having rows and columns configured to store a waveform image representing the signal re...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: FLORES YEPEZ, WILLIAMS FABRICIO, SMITH, EVAN DOUGLAS, PICKERD, JOHN J, TRITSCHLER, HEIKE, TAN, KAN
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator FLORES YEPEZ, WILLIAMS FABRICIO
SMITH, EVAN DOUGLAS
PICKERD, JOHN J
TRITSCHLER, HEIKE
TAN, KAN
description A test and measurement system includes a clock recovery circuit configured to receive a signal from a device under test and to produce a pattern trigger signal, a flash array digitizer having an array of counters having rows and columns configured to store a waveform image representing the signal received from the device under test, a row selection circuit configured to select a row in the array of counters, and a ring counter circuit configured to receive a clock signal, select a column in the array of counters, produce end of row signals, and produce a fill complete signal upon all of the columns having been swept, the fill complete signal indicating completion of the waveform image, an equivalent time sweep logic circuit configured to receive the pattern trigger signal and the end of row signals from the ring counter and to produce the clock signal with a delay to increment a clock delay to the ring counter until the fill complete signal is received, and a machine learning system configured to receive the
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_TW202300934A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>TW202300934A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_TW202300934A3</originalsourceid><addsrcrecordid>eNrjZHAJSk3M0U0tLM0sS8xJzSvRLcnMTVVIy0kszlBILCpKrFRIyUzPLMmsSi1SyC9OzszJAZL5BalAyeSMzJLU5JLSolQeBta0xJziVF4ozc2g6OYa4uyhm1qQH59aXJCYnJqXWhIfEm5kYGRsYGBpbOJoTIwaABKiM8I</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Real-equivalent-time flash array digitizer oscilloscope architecture</title><source>esp@cenet</source><creator>FLORES YEPEZ, WILLIAMS FABRICIO ; SMITH, EVAN DOUGLAS ; PICKERD, JOHN J ; TRITSCHLER, HEIKE ; TAN, KAN</creator><creatorcontrib>FLORES YEPEZ, WILLIAMS FABRICIO ; SMITH, EVAN DOUGLAS ; PICKERD, JOHN J ; TRITSCHLER, HEIKE ; TAN, KAN</creatorcontrib><description>A test and measurement system includes a clock recovery circuit configured to receive a signal from a device under test and to produce a pattern trigger signal, a flash array digitizer having an array of counters having rows and columns configured to store a waveform image representing the signal received from the device under test, a row selection circuit configured to select a row in the array of counters, and a ring counter circuit configured to receive a clock signal, select a column in the array of counters, produce end of row signals, and produce a fill complete signal upon all of the columns having been swept, the fill complete signal indicating completion of the waveform image, an equivalent time sweep logic circuit configured to receive the pattern trigger signal and the end of row signals from the ring counter and to produce the clock signal with a delay to increment a clock delay to the ring counter until the fill complete signal is received, and a machine learning system configured to receive the</description><language>chi ; eng</language><subject>CALCULATING ; COMPUTER SYSTEMS BASED ON SPECIFIC COMPUTATIONAL MODELS ; COMPUTING ; COUNTING ; MEASURING ; MEASURING ELECTRIC VARIABLES ; MEASURING MAGNETIC VARIABLES ; PHYSICS ; TESTING</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230101&amp;DB=EPODOC&amp;CC=TW&amp;NR=202300934A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25544,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230101&amp;DB=EPODOC&amp;CC=TW&amp;NR=202300934A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>FLORES YEPEZ, WILLIAMS FABRICIO</creatorcontrib><creatorcontrib>SMITH, EVAN DOUGLAS</creatorcontrib><creatorcontrib>PICKERD, JOHN J</creatorcontrib><creatorcontrib>TRITSCHLER, HEIKE</creatorcontrib><creatorcontrib>TAN, KAN</creatorcontrib><title>Real-equivalent-time flash array digitizer oscilloscope architecture</title><description>A test and measurement system includes a clock recovery circuit configured to receive a signal from a device under test and to produce a pattern trigger signal, a flash array digitizer having an array of counters having rows and columns configured to store a waveform image representing the signal received from the device under test, a row selection circuit configured to select a row in the array of counters, and a ring counter circuit configured to receive a clock signal, select a column in the array of counters, produce end of row signals, and produce a fill complete signal upon all of the columns having been swept, the fill complete signal indicating completion of the waveform image, an equivalent time sweep logic circuit configured to receive the pattern trigger signal and the end of row signals from the ring counter and to produce the clock signal with a delay to increment a clock delay to the ring counter until the fill complete signal is received, and a machine learning system configured to receive the</description><subject>CALCULATING</subject><subject>COMPUTER SYSTEMS BASED ON SPECIFIC COMPUTATIONAL MODELS</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>MEASURING</subject><subject>MEASURING ELECTRIC VARIABLES</subject><subject>MEASURING MAGNETIC VARIABLES</subject><subject>PHYSICS</subject><subject>TESTING</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZHAJSk3M0U0tLM0sS8xJzSvRLcnMTVVIy0kszlBILCpKrFRIyUzPLMmsSi1SyC9OzszJAZL5BalAyeSMzJLU5JLSolQeBta0xJziVF4ozc2g6OYa4uyhm1qQH59aXJCYnJqXWhIfEm5kYGRsYGBpbOJoTIwaABKiM8I</recordid><startdate>20230101</startdate><enddate>20230101</enddate><creator>FLORES YEPEZ, WILLIAMS FABRICIO</creator><creator>SMITH, EVAN DOUGLAS</creator><creator>PICKERD, JOHN J</creator><creator>TRITSCHLER, HEIKE</creator><creator>TAN, KAN</creator><scope>EVB</scope></search><sort><creationdate>20230101</creationdate><title>Real-equivalent-time flash array digitizer oscilloscope architecture</title><author>FLORES YEPEZ, WILLIAMS FABRICIO ; SMITH, EVAN DOUGLAS ; PICKERD, JOHN J ; TRITSCHLER, HEIKE ; TAN, KAN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_TW202300934A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2023</creationdate><topic>CALCULATING</topic><topic>COMPUTER SYSTEMS BASED ON SPECIFIC COMPUTATIONAL MODELS</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>MEASURING</topic><topic>MEASURING ELECTRIC VARIABLES</topic><topic>MEASURING MAGNETIC VARIABLES</topic><topic>PHYSICS</topic><topic>TESTING</topic><toplevel>online_resources</toplevel><creatorcontrib>FLORES YEPEZ, WILLIAMS FABRICIO</creatorcontrib><creatorcontrib>SMITH, EVAN DOUGLAS</creatorcontrib><creatorcontrib>PICKERD, JOHN J</creatorcontrib><creatorcontrib>TRITSCHLER, HEIKE</creatorcontrib><creatorcontrib>TAN, KAN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>FLORES YEPEZ, WILLIAMS FABRICIO</au><au>SMITH, EVAN DOUGLAS</au><au>PICKERD, JOHN J</au><au>TRITSCHLER, HEIKE</au><au>TAN, KAN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Real-equivalent-time flash array digitizer oscilloscope architecture</title><date>2023-01-01</date><risdate>2023</risdate><abstract>A test and measurement system includes a clock recovery circuit configured to receive a signal from a device under test and to produce a pattern trigger signal, a flash array digitizer having an array of counters having rows and columns configured to store a waveform image representing the signal received from the device under test, a row selection circuit configured to select a row in the array of counters, and a ring counter circuit configured to receive a clock signal, select a column in the array of counters, produce end of row signals, and produce a fill complete signal upon all of the columns having been swept, the fill complete signal indicating completion of the waveform image, an equivalent time sweep logic circuit configured to receive the pattern trigger signal and the end of row signals from the ring counter and to produce the clock signal with a delay to increment a clock delay to the ring counter until the fill complete signal is received, and a machine learning system configured to receive the</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_TW202300934A
source esp@cenet
subjects CALCULATING
COMPUTER SYSTEMS BASED ON SPECIFIC COMPUTATIONAL MODELS
COMPUTING
COUNTING
MEASURING
MEASURING ELECTRIC VARIABLES
MEASURING MAGNETIC VARIABLES
PHYSICS
TESTING
title Real-equivalent-time flash array digitizer oscilloscope architecture
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-28T02%3A04%3A59IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=FLORES%20YEPEZ,%20WILLIAMS%20FABRICIO&rft.date=2023-01-01&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ETW202300934A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true