Method and circuit for scan dump of latch array

Testability of memory on integrated circuits is improved by connecting storage elements like latches in memory to scan chains and configuring memory for scan dump. The use of latches and similar compact storage elements to form scannable memory can extend the testability of high-density memory circu...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: DURAIRAJAN, UMA, ZIAJA, THOMAS A, AMIRTHARAJ, DINESH R
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator DURAIRAJAN, UMA
ZIAJA, THOMAS A
AMIRTHARAJ, DINESH R
description Testability of memory on integrated circuits is improved by connecting storage elements like latches in memory to scan chains and configuring memory for scan dump. The use of latches and similar compact storage elements to form scannable memory can extend the testability of high-density memory circuits on complex integrated circuits operable at high clock speeds. A scannable memory architecture includes an input buffer with active low buffer latches, and an array of active high storage latches, operated in coordination to enable incorporation of the memory into scan chains for ATPG/TT and scan dump testing modes.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_TW202236290A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>TW202236290A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_TW202236290A3</originalsourceid><addsrcrecordid>eNrjZND3TS3JyE9RSMxLUUjOLEouzSxRSMsvUihOTsxTSCnNLVDIT1PISSxJzlBILCpKrORhYE1LzClO5YXS3AyKbq4hzh66qQX58anFBYnJqXmpJfEh4UYGRkbGZkaWBo7GxKgBAObVKmc</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Method and circuit for scan dump of latch array</title><source>esp@cenet</source><creator>DURAIRAJAN, UMA ; ZIAJA, THOMAS A ; AMIRTHARAJ, DINESH R</creator><creatorcontrib>DURAIRAJAN, UMA ; ZIAJA, THOMAS A ; AMIRTHARAJ, DINESH R</creatorcontrib><description>Testability of memory on integrated circuits is improved by connecting storage elements like latches in memory to scan chains and configuring memory for scan dump. The use of latches and similar compact storage elements to form scannable memory can extend the testability of high-density memory circuits on complex integrated circuits operable at high clock speeds. A scannable memory architecture includes an input buffer with active low buffer latches, and an array of active high storage latches, operated in coordination to enable incorporation of the memory into scan chains for ATPG/TT and scan dump testing modes.</description><language>chi ; eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2022</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20220916&amp;DB=EPODOC&amp;CC=TW&amp;NR=202236290A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76516</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20220916&amp;DB=EPODOC&amp;CC=TW&amp;NR=202236290A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>DURAIRAJAN, UMA</creatorcontrib><creatorcontrib>ZIAJA, THOMAS A</creatorcontrib><creatorcontrib>AMIRTHARAJ, DINESH R</creatorcontrib><title>Method and circuit for scan dump of latch array</title><description>Testability of memory on integrated circuits is improved by connecting storage elements like latches in memory to scan chains and configuring memory for scan dump. The use of latches and similar compact storage elements to form scannable memory can extend the testability of high-density memory circuits on complex integrated circuits operable at high clock speeds. A scannable memory architecture includes an input buffer with active low buffer latches, and an array of active high storage latches, operated in coordination to enable incorporation of the memory into scan chains for ATPG/TT and scan dump testing modes.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2022</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZND3TS3JyE9RSMxLUUjOLEouzSxRSMsvUihOTsxTSCnNLVDIT1PISSxJzlBILCpKrORhYE1LzClO5YXS3AyKbq4hzh66qQX58anFBYnJqXmpJfEh4UYGRkbGZkaWBo7GxKgBAObVKmc</recordid><startdate>20220916</startdate><enddate>20220916</enddate><creator>DURAIRAJAN, UMA</creator><creator>ZIAJA, THOMAS A</creator><creator>AMIRTHARAJ, DINESH R</creator><scope>EVB</scope></search><sort><creationdate>20220916</creationdate><title>Method and circuit for scan dump of latch array</title><author>DURAIRAJAN, UMA ; ZIAJA, THOMAS A ; AMIRTHARAJ, DINESH R</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_TW202236290A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2022</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>DURAIRAJAN, UMA</creatorcontrib><creatorcontrib>ZIAJA, THOMAS A</creatorcontrib><creatorcontrib>AMIRTHARAJ, DINESH R</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>DURAIRAJAN, UMA</au><au>ZIAJA, THOMAS A</au><au>AMIRTHARAJ, DINESH R</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Method and circuit for scan dump of latch array</title><date>2022-09-16</date><risdate>2022</risdate><abstract>Testability of memory on integrated circuits is improved by connecting storage elements like latches in memory to scan chains and configuring memory for scan dump. The use of latches and similar compact storage elements to form scannable memory can extend the testability of high-density memory circuits on complex integrated circuits operable at high clock speeds. A scannable memory architecture includes an input buffer with active low buffer latches, and an array of active high storage latches, operated in coordination to enable incorporation of the memory into scan chains for ATPG/TT and scan dump testing modes.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_TW202236290A
source esp@cenet
subjects INFORMATION STORAGE
PHYSICS
STATIC STORES
title Method and circuit for scan dump of latch array
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-16T07%3A32%3A48IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=DURAIRAJAN,%20UMA&rft.date=2022-09-16&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ETW202236290A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true