Artificial reality system having multi-bank, multi-port distributed shared memory

This disclosure describes various examples of a system which uses a multi-bank, multiport shared memory system that may be implemented as part of a system on a chip. The shared memory system may have particular applicability in the context of an artificial reality system, and may be designed to have...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: SALEMI, ENNIO, MATHUR, ALOK KUMAR, CATALANO, VALERIO, WINGARDEW ERIC
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator SALEMI, ENNIO
MATHUR, ALOK KUMAR
CATALANO, VALERIO
WINGARDEW ERIC
description This disclosure describes various examples of a system which uses a multi-bank, multiport shared memory system that may be implemented as part of a system on a chip. The shared memory system may have particular applicability in the context of an artificial reality system, and may be designed to have distributed or varied latency for one or more memory banks and/or one or more components or subsystems within the system on a chip. The described shared memory system may be logically a single entity, but physically may have multiple memory banks, each accessible by any of a number of components or subsystems. In some examples, the memory system may enable concurrent, common, and/or shared access to memory without requiring, in some situations, full locking or arbitration.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_TW202113559A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>TW202113559A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_TW202113559A3</originalsourceid><addsrcrecordid>eNrjZAh0LCrJTMtMzkzMUShKTczJLKlUKK4sLknNVchILMvMS1fILc0pydRNSszL1oGyC_KLShRSMotLijKTSktSUxSKMxKLgFRuam5-USUPA2taYk5xKi-U5mZQdHMNcfbQTS3Ij08tLkhMTs1LLYkPCTcyMDI0NDY1tXQ0JkYNACJGOGg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Artificial reality system having multi-bank, multi-port distributed shared memory</title><source>esp@cenet</source><creator>SALEMI, ENNIO ; MATHUR, ALOK KUMAR ; CATALANO, VALERIO ; WINGARDEW ERIC</creator><creatorcontrib>SALEMI, ENNIO ; MATHUR, ALOK KUMAR ; CATALANO, VALERIO ; WINGARDEW ERIC</creatorcontrib><description>This disclosure describes various examples of a system which uses a multi-bank, multiport shared memory system that may be implemented as part of a system on a chip. The shared memory system may have particular applicability in the context of an artificial reality system, and may be designed to have distributed or varied latency for one or more memory banks and/or one or more components or subsystems within the system on a chip. The described shared memory system may be logically a single entity, but physically may have multiple memory banks, each accessible by any of a number of components or subsystems. In some examples, the memory system may enable concurrent, common, and/or shared access to memory without requiring, in some situations, full locking or arbitration.</description><language>chi ; eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRIC DIGITAL DATA PROCESSING ; ELECTRICITY ; IMAGE DATA PROCESSING OR GENERATION, IN GENERAL ; PHYSICS ; PICTORIAL COMMUNICATION, e.g. TELEVISION</subject><creationdate>2021</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20210401&amp;DB=EPODOC&amp;CC=TW&amp;NR=202113559A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20210401&amp;DB=EPODOC&amp;CC=TW&amp;NR=202113559A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>SALEMI, ENNIO</creatorcontrib><creatorcontrib>MATHUR, ALOK KUMAR</creatorcontrib><creatorcontrib>CATALANO, VALERIO</creatorcontrib><creatorcontrib>WINGARDEW ERIC</creatorcontrib><title>Artificial reality system having multi-bank, multi-port distributed shared memory</title><description>This disclosure describes various examples of a system which uses a multi-bank, multiport shared memory system that may be implemented as part of a system on a chip. The shared memory system may have particular applicability in the context of an artificial reality system, and may be designed to have distributed or varied latency for one or more memory banks and/or one or more components or subsystems within the system on a chip. The described shared memory system may be logically a single entity, but physically may have multiple memory banks, each accessible by any of a number of components or subsystems. In some examples, the memory system may enable concurrent, common, and/or shared access to memory without requiring, in some situations, full locking or arbitration.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>ELECTRICITY</subject><subject>IMAGE DATA PROCESSING OR GENERATION, IN GENERAL</subject><subject>PHYSICS</subject><subject>PICTORIAL COMMUNICATION, e.g. TELEVISION</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2021</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZAh0LCrJTMtMzkzMUShKTczJLKlUKK4sLknNVchILMvMS1fILc0pydRNSszL1oGyC_KLShRSMotLijKTSktSUxSKMxKLgFRuam5-USUPA2taYk5xKi-U5mZQdHMNcfbQTS3Ij08tLkhMTs1LLYkPCTcyMDI0NDY1tXQ0JkYNACJGOGg</recordid><startdate>20210401</startdate><enddate>20210401</enddate><creator>SALEMI, ENNIO</creator><creator>MATHUR, ALOK KUMAR</creator><creator>CATALANO, VALERIO</creator><creator>WINGARDEW ERIC</creator><scope>EVB</scope></search><sort><creationdate>20210401</creationdate><title>Artificial reality system having multi-bank, multi-port distributed shared memory</title><author>SALEMI, ENNIO ; MATHUR, ALOK KUMAR ; CATALANO, VALERIO ; WINGARDEW ERIC</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_TW202113559A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2021</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>ELECTRICITY</topic><topic>IMAGE DATA PROCESSING OR GENERATION, IN GENERAL</topic><topic>PHYSICS</topic><topic>PICTORIAL COMMUNICATION, e.g. TELEVISION</topic><toplevel>online_resources</toplevel><creatorcontrib>SALEMI, ENNIO</creatorcontrib><creatorcontrib>MATHUR, ALOK KUMAR</creatorcontrib><creatorcontrib>CATALANO, VALERIO</creatorcontrib><creatorcontrib>WINGARDEW ERIC</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>SALEMI, ENNIO</au><au>MATHUR, ALOK KUMAR</au><au>CATALANO, VALERIO</au><au>WINGARDEW ERIC</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Artificial reality system having multi-bank, multi-port distributed shared memory</title><date>2021-04-01</date><risdate>2021</risdate><abstract>This disclosure describes various examples of a system which uses a multi-bank, multiport shared memory system that may be implemented as part of a system on a chip. The shared memory system may have particular applicability in the context of an artificial reality system, and may be designed to have distributed or varied latency for one or more memory banks and/or one or more components or subsystems within the system on a chip. The described shared memory system may be logically a single entity, but physically may have multiple memory banks, each accessible by any of a number of components or subsystems. In some examples, the memory system may enable concurrent, common, and/or shared access to memory without requiring, in some situations, full locking or arbitration.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_TW202113559A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC COMMUNICATION TECHNIQUE
ELECTRIC DIGITAL DATA PROCESSING
ELECTRICITY
IMAGE DATA PROCESSING OR GENERATION, IN GENERAL
PHYSICS
PICTORIAL COMMUNICATION, e.g. TELEVISION
title Artificial reality system having multi-bank, multi-port distributed shared memory
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-02T05%3A27%3A29IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=SALEMI,%20ENNIO&rft.date=2021-04-01&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ETW202113559A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true