Integrated system and method for source/drain engineering

Implementations described herein generally provide a method of processing a substrate. Specifically, the methods described are used for cleaning and etching source/drain regions on a silicon substrate in preparation for precise Group IV source/drain growth in semiconductor devices. Benefits of this...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: BAO, XIN-YU, HON, MELITTA MANYIN, CHU, SCHUBERT S, YAN, CHUN, CHUNG, HUA
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator BAO, XIN-YU
HON, MELITTA MANYIN
CHU, SCHUBERT S
YAN, CHUN
CHUNG, HUA
description Implementations described herein generally provide a method of processing a substrate. Specifically, the methods described are used for cleaning and etching source/drain regions on a silicon substrate in preparation for precise Group IV source/drain growth in semiconductor devices. Benefits of this disclosure include precise fin size control in devices, such as 10 nm FinFET devices, and increased overall device yield. The method of integrated clean and recess includes establishing a low pressure processing environment in the processing volume, and maintaining the low pressure processing environment while flowing a first gas over a substrate in a processing volume, depositing a salt on the substrate, heating the processing volume to greater than 90 DEG C, purging the processing volume with a second inert gas, and recessing a source/drain region disposed on the substrate.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_TW201826323A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>TW201826323A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_TW201826323A3</originalsourceid><addsrcrecordid>eNrjZLD0zCtJTS9KLElNUSiuLC5JzVVIzEtRyE0tychPUUjLL1Iozi8tSk7VTylKzMxTSM1Lz8xLTS3KzEvnYWBNS8wpTuWF0twMim6uIc4euqkF-fGpxQWJyal5qSXxIeFGBoYWRmbGRsaOxsSoAQBdNi8K</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Integrated system and method for source/drain engineering</title><source>esp@cenet</source><creator>BAO, XIN-YU ; HON, MELITTA MANYIN ; CHU, SCHUBERT S ; YAN, CHUN ; CHUNG, HUA</creator><creatorcontrib>BAO, XIN-YU ; HON, MELITTA MANYIN ; CHU, SCHUBERT S ; YAN, CHUN ; CHUNG, HUA</creatorcontrib><description>Implementations described herein generally provide a method of processing a substrate. Specifically, the methods described are used for cleaning and etching source/drain regions on a silicon substrate in preparation for precise Group IV source/drain growth in semiconductor devices. Benefits of this disclosure include precise fin size control in devices, such as 10 nm FinFET devices, and increased overall device yield. The method of integrated clean and recess includes establishing a low pressure processing environment in the processing volume, and maintaining the low pressure processing environment while flowing a first gas over a substrate in a processing volume, depositing a salt on the substrate, heating the processing volume to greater than 90 DEG C, purging the processing volume with a second inert gas, and recessing a source/drain region disposed on the substrate.</description><language>chi ; eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2018</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20180716&amp;DB=EPODOC&amp;CC=TW&amp;NR=201826323A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20180716&amp;DB=EPODOC&amp;CC=TW&amp;NR=201826323A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>BAO, XIN-YU</creatorcontrib><creatorcontrib>HON, MELITTA MANYIN</creatorcontrib><creatorcontrib>CHU, SCHUBERT S</creatorcontrib><creatorcontrib>YAN, CHUN</creatorcontrib><creatorcontrib>CHUNG, HUA</creatorcontrib><title>Integrated system and method for source/drain engineering</title><description>Implementations described herein generally provide a method of processing a substrate. Specifically, the methods described are used for cleaning and etching source/drain regions on a silicon substrate in preparation for precise Group IV source/drain growth in semiconductor devices. Benefits of this disclosure include precise fin size control in devices, such as 10 nm FinFET devices, and increased overall device yield. The method of integrated clean and recess includes establishing a low pressure processing environment in the processing volume, and maintaining the low pressure processing environment while flowing a first gas over a substrate in a processing volume, depositing a salt on the substrate, heating the processing volume to greater than 90 DEG C, purging the processing volume with a second inert gas, and recessing a source/drain region disposed on the substrate.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2018</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLD0zCtJTS9KLElNUSiuLC5JzVVIzEtRyE0tychPUUjLL1Iozi8tSk7VTylKzMxTSM1Lz8xLTS3KzEvnYWBNS8wpTuWF0twMim6uIc4euqkF-fGpxQWJyal5qSXxIeFGBoYWRmbGRsaOxsSoAQBdNi8K</recordid><startdate>20180716</startdate><enddate>20180716</enddate><creator>BAO, XIN-YU</creator><creator>HON, MELITTA MANYIN</creator><creator>CHU, SCHUBERT S</creator><creator>YAN, CHUN</creator><creator>CHUNG, HUA</creator><scope>EVB</scope></search><sort><creationdate>20180716</creationdate><title>Integrated system and method for source/drain engineering</title><author>BAO, XIN-YU ; HON, MELITTA MANYIN ; CHU, SCHUBERT S ; YAN, CHUN ; CHUNG, HUA</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_TW201826323A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2018</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>BAO, XIN-YU</creatorcontrib><creatorcontrib>HON, MELITTA MANYIN</creatorcontrib><creatorcontrib>CHU, SCHUBERT S</creatorcontrib><creatorcontrib>YAN, CHUN</creatorcontrib><creatorcontrib>CHUNG, HUA</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>BAO, XIN-YU</au><au>HON, MELITTA MANYIN</au><au>CHU, SCHUBERT S</au><au>YAN, CHUN</au><au>CHUNG, HUA</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Integrated system and method for source/drain engineering</title><date>2018-07-16</date><risdate>2018</risdate><abstract>Implementations described herein generally provide a method of processing a substrate. Specifically, the methods described are used for cleaning and etching source/drain regions on a silicon substrate in preparation for precise Group IV source/drain growth in semiconductor devices. Benefits of this disclosure include precise fin size control in devices, such as 10 nm FinFET devices, and increased overall device yield. The method of integrated clean and recess includes establishing a low pressure processing environment in the processing volume, and maintaining the low pressure processing environment while flowing a first gas over a substrate in a processing volume, depositing a salt on the substrate, heating the processing volume to greater than 90 DEG C, purging the processing volume with a second inert gas, and recessing a source/drain region disposed on the substrate.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_TW201826323A
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title Integrated system and method for source/drain engineering
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-28T20%3A01%3A13IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=BAO,%20XIN-YU&rft.date=2018-07-16&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ETW201826323A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true