Power management for memory accesses in a system-on-chip

Techniques and mechanisms to manage power states for a system-on-chip (SOC). Multiple modules of the SOC include a first module to perform a task including one or more accesses to a memory. In an embodiment, the SOC is transitioned to one of a path-to-memory-available (PMA) power state and a path-to...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: KATHURIA, MANAN, ABRAHAM, PHILIP, MACHER, STEFAN, BIBIKAR, VASUDEV, VERMA, ROHIT R, PARTIWALA, SUKETU R, VAZ, IRWIN J
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator KATHURIA, MANAN
ABRAHAM, PHILIP
MACHER, STEFAN
BIBIKAR, VASUDEV
VERMA, ROHIT R
PARTIWALA, SUKETU R
VAZ, IRWIN J
description Techniques and mechanisms to manage power states for a system-on-chip (SOC). Multiple modules of the SOC include a first module to perform a task including one or more accesses to a memory. In an embodiment, the SOC is transitioned to one of a path-to-memory-available (PMA) power state and a path-to-memory-not-available (PMNA) power state, where the transition is in response to an indication that, of the multiple modules, only the first module is to access the memory during the task. The PMA power state enables data communication between the memory and the first module and prevents data communication between the memory and any other module of the multiple modules. In another embodiment, the PMNA power state prevents data communication between the memory and any of the multiple modules, but allows a low latency transition from the PMNA power state to the PMA power state.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_TW201626155A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>TW201626155A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_TW201626155A3</originalsourceid><addsrcrecordid>eNrjZLAIyC9PLVLITcxLTE_NTc0rUUjLB3JTc_OLKhUSk5NTi4tTixUy8xQSFYori0tSc3Xz83STMzILeBhY0xJzilN5oTQ3g6Kba4izh25qQX58anFBYnJqXmpJfEi4kYGhmZGZoampozExagD38i43</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Power management for memory accesses in a system-on-chip</title><source>esp@cenet</source><creator>KATHURIA, MANAN ; ABRAHAM, PHILIP ; MACHER, STEFAN ; BIBIKAR, VASUDEV ; VERMA, ROHIT R ; PARTIWALA, SUKETU R ; VAZ, IRWIN J</creator><creatorcontrib>KATHURIA, MANAN ; ABRAHAM, PHILIP ; MACHER, STEFAN ; BIBIKAR, VASUDEV ; VERMA, ROHIT R ; PARTIWALA, SUKETU R ; VAZ, IRWIN J</creatorcontrib><description>Techniques and mechanisms to manage power states for a system-on-chip (SOC). Multiple modules of the SOC include a first module to perform a task including one or more accesses to a memory. In an embodiment, the SOC is transitioned to one of a path-to-memory-available (PMA) power state and a path-to-memory-not-available (PMNA) power state, where the transition is in response to an indication that, of the multiple modules, only the first module is to access the memory during the task. The PMA power state enables data communication between the memory and the first module and prevents data communication between the memory and any other module of the multiple modules. In another embodiment, the PMNA power state prevents data communication between the memory and any of the multiple modules, but allows a low latency transition from the PMNA power state to the PMA power state.</description><language>chi ; eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2016</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20160716&amp;DB=EPODOC&amp;CC=TW&amp;NR=201626155A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,777,882,25545,76296</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20160716&amp;DB=EPODOC&amp;CC=TW&amp;NR=201626155A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>KATHURIA, MANAN</creatorcontrib><creatorcontrib>ABRAHAM, PHILIP</creatorcontrib><creatorcontrib>MACHER, STEFAN</creatorcontrib><creatorcontrib>BIBIKAR, VASUDEV</creatorcontrib><creatorcontrib>VERMA, ROHIT R</creatorcontrib><creatorcontrib>PARTIWALA, SUKETU R</creatorcontrib><creatorcontrib>VAZ, IRWIN J</creatorcontrib><title>Power management for memory accesses in a system-on-chip</title><description>Techniques and mechanisms to manage power states for a system-on-chip (SOC). Multiple modules of the SOC include a first module to perform a task including one or more accesses to a memory. In an embodiment, the SOC is transitioned to one of a path-to-memory-available (PMA) power state and a path-to-memory-not-available (PMNA) power state, where the transition is in response to an indication that, of the multiple modules, only the first module is to access the memory during the task. The PMA power state enables data communication between the memory and the first module and prevents data communication between the memory and any other module of the multiple modules. In another embodiment, the PMNA power state prevents data communication between the memory and any of the multiple modules, but allows a low latency transition from the PMNA power state to the PMA power state.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2016</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLAIyC9PLVLITcxLTE_NTc0rUUjLB3JTc_OLKhUSk5NTi4tTixUy8xQSFYori0tSc3Xz83STMzILeBhY0xJzilN5oTQ3g6Kba4izh25qQX58anFBYnJqXmpJfEi4kYGhmZGZoampozExagD38i43</recordid><startdate>20160716</startdate><enddate>20160716</enddate><creator>KATHURIA, MANAN</creator><creator>ABRAHAM, PHILIP</creator><creator>MACHER, STEFAN</creator><creator>BIBIKAR, VASUDEV</creator><creator>VERMA, ROHIT R</creator><creator>PARTIWALA, SUKETU R</creator><creator>VAZ, IRWIN J</creator><scope>EVB</scope></search><sort><creationdate>20160716</creationdate><title>Power management for memory accesses in a system-on-chip</title><author>KATHURIA, MANAN ; ABRAHAM, PHILIP ; MACHER, STEFAN ; BIBIKAR, VASUDEV ; VERMA, ROHIT R ; PARTIWALA, SUKETU R ; VAZ, IRWIN J</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_TW201626155A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2016</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>KATHURIA, MANAN</creatorcontrib><creatorcontrib>ABRAHAM, PHILIP</creatorcontrib><creatorcontrib>MACHER, STEFAN</creatorcontrib><creatorcontrib>BIBIKAR, VASUDEV</creatorcontrib><creatorcontrib>VERMA, ROHIT R</creatorcontrib><creatorcontrib>PARTIWALA, SUKETU R</creatorcontrib><creatorcontrib>VAZ, IRWIN J</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>KATHURIA, MANAN</au><au>ABRAHAM, PHILIP</au><au>MACHER, STEFAN</au><au>BIBIKAR, VASUDEV</au><au>VERMA, ROHIT R</au><au>PARTIWALA, SUKETU R</au><au>VAZ, IRWIN J</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Power management for memory accesses in a system-on-chip</title><date>2016-07-16</date><risdate>2016</risdate><abstract>Techniques and mechanisms to manage power states for a system-on-chip (SOC). Multiple modules of the SOC include a first module to perform a task including one or more accesses to a memory. In an embodiment, the SOC is transitioned to one of a path-to-memory-available (PMA) power state and a path-to-memory-not-available (PMNA) power state, where the transition is in response to an indication that, of the multiple modules, only the first module is to access the memory during the task. The PMA power state enables data communication between the memory and the first module and prevents data communication between the memory and any other module of the multiple modules. In another embodiment, the PMNA power state prevents data communication between the memory and any of the multiple modules, but allows a low latency transition from the PMNA power state to the PMA power state.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_TW201626155A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
INFORMATION STORAGE
PHYSICS
STATIC STORES
title Power management for memory accesses in a system-on-chip
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-19T08%3A25%3A13IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=KATHURIA,%20MANAN&rft.date=2016-07-16&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ETW201626155A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true