Integration of non-volatile charge trap memory devices and logic CMOS devices

An embodiment of a method of integrating a non-volatile memory device into a logic MOS flow is described. Generally, the method includes: forming in a first region of a substrate a channel of a memory device from a semiconducting material overlying a surface of the substrate, the channel connecting...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: LEVY, SAGY, RAMKUMAR, KRISHNASWAMY, JENNE, FRED
Format: Patent
Sprache:chi ; eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator LEVY, SAGY
RAMKUMAR, KRISHNASWAMY
JENNE, FRED
description An embodiment of a method of integrating a non-volatile memory device into a logic MOS flow is described. Generally, the method includes: forming in a first region of a substrate a channel of a memory device from a semiconducting material overlying a surface of the substrate, the channel connecting a source and a drain of the memory device; forming a charge trapping dielectric stack over the channel adjacent to a plurality of surfaces of the channel, wherein the charge trapping dielectric stack includes a blocking layer on a charge trapping layer over a tunneling layer; and forming a MOS devcie over a second region of the substrate.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_TW201347048A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>TW201347048A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_TW201347048A3</originalsourceid><addsrcrecordid>eNrjZPD1zCtJTS9KLMnMz1PIT1PIy8_TLcvPAfJzUhWSMxKL0lMVSooSCxRyU3PziyoVUlLLMpNTixUS81IUcvLTM5MVnH39g2HCPAysaYk5xam8UJqbQdHNNcTZQze1ID8-tbggMTk1L7UkPiTcyMDQ2MTcwMTC0ZgYNQCrBTXG</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Integration of non-volatile charge trap memory devices and logic CMOS devices</title><source>esp@cenet</source><creator>LEVY, SAGY ; RAMKUMAR, KRISHNASWAMY ; JENNE, FRED</creator><creatorcontrib>LEVY, SAGY ; RAMKUMAR, KRISHNASWAMY ; JENNE, FRED</creatorcontrib><description>An embodiment of a method of integrating a non-volatile memory device into a logic MOS flow is described. Generally, the method includes: forming in a first region of a substrate a channel of a memory device from a semiconducting material overlying a surface of the substrate, the channel connecting a source and a drain of the memory device; forming a charge trapping dielectric stack over the channel adjacent to a plurality of surfaces of the channel, wherein the charge trapping dielectric stack includes a blocking layer on a charge trapping layer over a tunneling layer; and forming a MOS devcie over a second region of the substrate.</description><language>chi ; eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2013</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20131116&amp;DB=EPODOC&amp;CC=TW&amp;NR=201347048A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20131116&amp;DB=EPODOC&amp;CC=TW&amp;NR=201347048A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>LEVY, SAGY</creatorcontrib><creatorcontrib>RAMKUMAR, KRISHNASWAMY</creatorcontrib><creatorcontrib>JENNE, FRED</creatorcontrib><title>Integration of non-volatile charge trap memory devices and logic CMOS devices</title><description>An embodiment of a method of integrating a non-volatile memory device into a logic MOS flow is described. Generally, the method includes: forming in a first region of a substrate a channel of a memory device from a semiconducting material overlying a surface of the substrate, the channel connecting a source and a drain of the memory device; forming a charge trapping dielectric stack over the channel adjacent to a plurality of surfaces of the channel, wherein the charge trapping dielectric stack includes a blocking layer on a charge trapping layer over a tunneling layer; and forming a MOS devcie over a second region of the substrate.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2013</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZPD1zCtJTS9KLMnMz1PIT1PIy8_TLcvPAfJzUhWSMxKL0lMVSooSCxRyU3PziyoVUlLLMpNTixUS81IUcvLTM5MVnH39g2HCPAysaYk5xam8UJqbQdHNNcTZQze1ID8-tbggMTk1L7UkPiTcyMDQ2MTcwMTC0ZgYNQCrBTXG</recordid><startdate>20131116</startdate><enddate>20131116</enddate><creator>LEVY, SAGY</creator><creator>RAMKUMAR, KRISHNASWAMY</creator><creator>JENNE, FRED</creator><scope>EVB</scope></search><sort><creationdate>20131116</creationdate><title>Integration of non-volatile charge trap memory devices and logic CMOS devices</title><author>LEVY, SAGY ; RAMKUMAR, KRISHNASWAMY ; JENNE, FRED</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_TW201347048A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2013</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>LEVY, SAGY</creatorcontrib><creatorcontrib>RAMKUMAR, KRISHNASWAMY</creatorcontrib><creatorcontrib>JENNE, FRED</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>LEVY, SAGY</au><au>RAMKUMAR, KRISHNASWAMY</au><au>JENNE, FRED</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Integration of non-volatile charge trap memory devices and logic CMOS devices</title><date>2013-11-16</date><risdate>2013</risdate><abstract>An embodiment of a method of integrating a non-volatile memory device into a logic MOS flow is described. Generally, the method includes: forming in a first region of a substrate a channel of a memory device from a semiconducting material overlying a surface of the substrate, the channel connecting a source and a drain of the memory device; forming a charge trapping dielectric stack over the channel adjacent to a plurality of surfaces of the channel, wherein the charge trapping dielectric stack includes a blocking layer on a charge trapping layer over a tunneling layer; and forming a MOS devcie over a second region of the substrate.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language chi ; eng
recordid cdi_epo_espacenet_TW201347048A
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title Integration of non-volatile charge trap memory devices and logic CMOS devices
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-19T03%3A08%3A53IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=LEVY,%20SAGY&rft.date=2013-11-16&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ETW201347048A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true