Method for forming damascene structure utilizing planarizing material coupled with diffusion barrier material
This invention relates to the manufacture of dual damascene interconnect structures in integrated circuit devices. Specifically, a method is disclosed for forming a single or dual damascene structure in a low-k dielectric thin film utilizing a planarizing material and a diffusion barrier material. I...
Gespeichert in:
Hauptverfasser: | , , , , , |
---|---|
Format: | Patent |
Sprache: | chi ; eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | FRITCHE, JOHN WILLE, WILLIAM C UPHAM, ALLAN W EDELSTEIN, DANIEL C BIOLSI, PETER E COTE, WILLIAM J |
description | This invention relates to the manufacture of dual damascene interconnect structures in integrated circuit devices. Specifically, a method is disclosed for forming a single or dual damascene structure in a low-k dielectric thin film utilizing a planarizing material and a diffusion barrier material. In a preferred dual damascene embodiment of this method, the vias are formed first in the dielectric material, then the planarizing material is deposited in the vias and on the dielectric material, and the barrier material is deposited on the planarizing material. The trenches are then formed lithographically in the imaging material, etched through the barrier material into the planarizing material, and the trench pattern is transferred to the dielectric material. During and following the course of these etch steps, the imaging, barrier and planarizing materials are removed. The resultant dual damascene structure may then be metallized. With this method, the problem of photoresist poisoning by the interlevel dielect |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_TW200511432A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>TW200511432A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_TW200511432A3</originalsourceid><addsrcrecordid>eNqNjUsKwkAQRLNxIeod2gMIMdEDiChu3AVchjbTYxrmR08PgqeXoLh2UVTBe1Dzyl9Jx2jARpniOTzAoMc8UCDIKmXQIgRF2fFroslhQPlsj0rC6GCIJTky8GQdwbC1JXMMcEcRJvl5y2pm0WVafXtRrc-n7njZUIo95YTTq_bdranr_Xa7a5tD-4_zBiH3Q4o</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Method for forming damascene structure utilizing planarizing material coupled with diffusion barrier material</title><source>esp@cenet</source><creator>FRITCHE, JOHN ; WILLE, WILLIAM C ; UPHAM, ALLAN W ; EDELSTEIN, DANIEL C ; BIOLSI, PETER E ; COTE, WILLIAM J</creator><creatorcontrib>FRITCHE, JOHN ; WILLE, WILLIAM C ; UPHAM, ALLAN W ; EDELSTEIN, DANIEL C ; BIOLSI, PETER E ; COTE, WILLIAM J</creatorcontrib><description>This invention relates to the manufacture of dual damascene interconnect structures in integrated circuit devices. Specifically, a method is disclosed for forming a single or dual damascene structure in a low-k dielectric thin film utilizing a planarizing material and a diffusion barrier material. In a preferred dual damascene embodiment of this method, the vias are formed first in the dielectric material, then the planarizing material is deposited in the vias and on the dielectric material, and the barrier material is deposited on the planarizing material. The trenches are then formed lithographically in the imaging material, etched through the barrier material into the planarizing material, and the trench pattern is transferred to the dielectric material. During and following the course of these etch steps, the imaging, barrier and planarizing materials are removed. The resultant dual damascene structure may then be metallized. With this method, the problem of photoresist poisoning by the interlevel dielect</description><language>chi ; eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2005</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20050316&DB=EPODOC&CC=TW&NR=200511432A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,309,781,886,25568,76551</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20050316&DB=EPODOC&CC=TW&NR=200511432A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>FRITCHE, JOHN</creatorcontrib><creatorcontrib>WILLE, WILLIAM C</creatorcontrib><creatorcontrib>UPHAM, ALLAN W</creatorcontrib><creatorcontrib>EDELSTEIN, DANIEL C</creatorcontrib><creatorcontrib>BIOLSI, PETER E</creatorcontrib><creatorcontrib>COTE, WILLIAM J</creatorcontrib><title>Method for forming damascene structure utilizing planarizing material coupled with diffusion barrier material</title><description>This invention relates to the manufacture of dual damascene interconnect structures in integrated circuit devices. Specifically, a method is disclosed for forming a single or dual damascene structure in a low-k dielectric thin film utilizing a planarizing material and a diffusion barrier material. In a preferred dual damascene embodiment of this method, the vias are formed first in the dielectric material, then the planarizing material is deposited in the vias and on the dielectric material, and the barrier material is deposited on the planarizing material. The trenches are then formed lithographically in the imaging material, etched through the barrier material into the planarizing material, and the trench pattern is transferred to the dielectric material. During and following the course of these etch steps, the imaging, barrier and planarizing materials are removed. The resultant dual damascene structure may then be metallized. With this method, the problem of photoresist poisoning by the interlevel dielect</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2005</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjUsKwkAQRLNxIeod2gMIMdEDiChu3AVchjbTYxrmR08PgqeXoLh2UVTBe1Dzyl9Jx2jARpniOTzAoMc8UCDIKmXQIgRF2fFroslhQPlsj0rC6GCIJTky8GQdwbC1JXMMcEcRJvl5y2pm0WVafXtRrc-n7njZUIo95YTTq_bdranr_Xa7a5tD-4_zBiH3Q4o</recordid><startdate>20050316</startdate><enddate>20050316</enddate><creator>FRITCHE, JOHN</creator><creator>WILLE, WILLIAM C</creator><creator>UPHAM, ALLAN W</creator><creator>EDELSTEIN, DANIEL C</creator><creator>BIOLSI, PETER E</creator><creator>COTE, WILLIAM J</creator><scope>EVB</scope></search><sort><creationdate>20050316</creationdate><title>Method for forming damascene structure utilizing planarizing material coupled with diffusion barrier material</title><author>FRITCHE, JOHN ; WILLE, WILLIAM C ; UPHAM, ALLAN W ; EDELSTEIN, DANIEL C ; BIOLSI, PETER E ; COTE, WILLIAM J</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_TW200511432A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>chi ; eng</language><creationdate>2005</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>FRITCHE, JOHN</creatorcontrib><creatorcontrib>WILLE, WILLIAM C</creatorcontrib><creatorcontrib>UPHAM, ALLAN W</creatorcontrib><creatorcontrib>EDELSTEIN, DANIEL C</creatorcontrib><creatorcontrib>BIOLSI, PETER E</creatorcontrib><creatorcontrib>COTE, WILLIAM J</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>FRITCHE, JOHN</au><au>WILLE, WILLIAM C</au><au>UPHAM, ALLAN W</au><au>EDELSTEIN, DANIEL C</au><au>BIOLSI, PETER E</au><au>COTE, WILLIAM J</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Method for forming damascene structure utilizing planarizing material coupled with diffusion barrier material</title><date>2005-03-16</date><risdate>2005</risdate><abstract>This invention relates to the manufacture of dual damascene interconnect structures in integrated circuit devices. Specifically, a method is disclosed for forming a single or dual damascene structure in a low-k dielectric thin film utilizing a planarizing material and a diffusion barrier material. In a preferred dual damascene embodiment of this method, the vias are formed first in the dielectric material, then the planarizing material is deposited in the vias and on the dielectric material, and the barrier material is deposited on the planarizing material. The trenches are then formed lithographically in the imaging material, etched through the barrier material into the planarizing material, and the trench pattern is transferred to the dielectric material. During and following the course of these etch steps, the imaging, barrier and planarizing materials are removed. The resultant dual damascene structure may then be metallized. With this method, the problem of photoresist poisoning by the interlevel dielect</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | chi ; eng |
recordid | cdi_epo_espacenet_TW200511432A |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES |
title | Method for forming damascene structure utilizing planarizing material coupled with diffusion barrier material |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-16T15%3A50%3A38IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=FRITCHE,%20JOHN&rft.date=2005-03-16&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ETW200511432A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |