PARA-PHASE LOGICAL ELEMENT BASED ON SHORT-CHANNEL MIS TRANSISTORS

FIELD: computer science. ^ SUBSTANCE: device has RS trigger 1, pre-charge transistors 4 and 5 of p-type, clock transistor 6 of n-type, through transistors 7 and 8 of n-type and logical block 9, containing direct and inverse key circuits on transistors 10-15 of n-type. Latches of pre-charge transisto...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: LEMENTUEV V.A, KROTOV V.A
Format: Patent
Sprache:eng ; rus
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator LEMENTUEV V.A
KROTOV V.A
description FIELD: computer science. ^ SUBSTANCE: device has RS trigger 1, pre-charge transistors 4 and 5 of p-type, clock transistor 6 of n-type, through transistors 7 and 8 of n-type and logical block 9, containing direct and inverse key circuits on transistors 10-15 of n-type. Latches of pre-charge transistors 4,5 and clock transistor 6 are connected to clock bus 16. first outputs of direct and inverse key circuits through clock transistor 6 are connected to common bus 17. second outputs of direct and inverse key circuits are connected directly to direct 18 and inverse 19 outputs of block 9. first inputs of elements 2AND-NOT 2,3 are check connection inputs of RS trigger 1 and concurrently outputs 20, 21 of device. Second inputs 22,24 through pre-charge transistors 4 or 5 of same name are connected to power bus 23, and via through transistors 7 or 8 of same name - respectively to direct 18 or inverse 19 outputs of block 9. latches of through transistors 7 and 8 are connected to outputs 21 and 20 of device. To inputs 25-28 para-phase signals of variables are sent so, that only one key circuit of logical block 9 is closed. ^ EFFECT: higher efficiency. ^ 1 dwg
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_RU2258303C1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>RU2258303C1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_RU2258303C13</originalsourceid><addsrcrecordid>eNrjZHAMcAxy1A3wcAx2VfDxd_d0dvRRcPVx9XX1C1FwAgq6KPj7KQR7-AeF6Dp7OPr5ufoo-HoGK4QEOfoFewaH-AcF8zCwpiXmFKfyQmluBgU31xBnD93Ugvz41OKCxOTUvNSS-KBQIyNTC2MDY2dDYyKUAAByjCqU</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>PARA-PHASE LOGICAL ELEMENT BASED ON SHORT-CHANNEL MIS TRANSISTORS</title><source>esp@cenet</source><creator>LEMENTUEV V.A ; KROTOV V.A</creator><creatorcontrib>LEMENTUEV V.A ; KROTOV V.A</creatorcontrib><description>FIELD: computer science. ^ SUBSTANCE: device has RS trigger 1, pre-charge transistors 4 and 5 of p-type, clock transistor 6 of n-type, through transistors 7 and 8 of n-type and logical block 9, containing direct and inverse key circuits on transistors 10-15 of n-type. Latches of pre-charge transistors 4,5 and clock transistor 6 are connected to clock bus 16. first outputs of direct and inverse key circuits through clock transistor 6 are connected to common bus 17. second outputs of direct and inverse key circuits are connected directly to direct 18 and inverse 19 outputs of block 9. first inputs of elements 2AND-NOT 2,3 are check connection inputs of RS trigger 1 and concurrently outputs 20, 21 of device. Second inputs 22,24 through pre-charge transistors 4 or 5 of same name are connected to power bus 23, and via through transistors 7 or 8 of same name - respectively to direct 18 or inverse 19 outputs of block 9. latches of through transistors 7 and 8 are connected to outputs 21 and 20 of device. To inputs 25-28 para-phase signals of variables are sent so, that only one key circuit of logical block 9 is closed. ^ EFFECT: higher efficiency. ^ 1 dwg</description><edition>7</edition><language>eng ; rus</language><subject>BASIC ELECTRONIC CIRCUITRY ; ELECTRICITY ; PULSE TECHNIQUE</subject><creationdate>2005</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20050810&amp;DB=EPODOC&amp;CC=RU&amp;NR=2258303C1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20050810&amp;DB=EPODOC&amp;CC=RU&amp;NR=2258303C1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>LEMENTUEV V.A</creatorcontrib><creatorcontrib>KROTOV V.A</creatorcontrib><title>PARA-PHASE LOGICAL ELEMENT BASED ON SHORT-CHANNEL MIS TRANSISTORS</title><description>FIELD: computer science. ^ SUBSTANCE: device has RS trigger 1, pre-charge transistors 4 and 5 of p-type, clock transistor 6 of n-type, through transistors 7 and 8 of n-type and logical block 9, containing direct and inverse key circuits on transistors 10-15 of n-type. Latches of pre-charge transistors 4,5 and clock transistor 6 are connected to clock bus 16. first outputs of direct and inverse key circuits through clock transistor 6 are connected to common bus 17. second outputs of direct and inverse key circuits are connected directly to direct 18 and inverse 19 outputs of block 9. first inputs of elements 2AND-NOT 2,3 are check connection inputs of RS trigger 1 and concurrently outputs 20, 21 of device. Second inputs 22,24 through pre-charge transistors 4 or 5 of same name are connected to power bus 23, and via through transistors 7 or 8 of same name - respectively to direct 18 or inverse 19 outputs of block 9. latches of through transistors 7 and 8 are connected to outputs 21 and 20 of device. To inputs 25-28 para-phase signals of variables are sent so, that only one key circuit of logical block 9 is closed. ^ EFFECT: higher efficiency. ^ 1 dwg</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRICITY</subject><subject>PULSE TECHNIQUE</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2005</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZHAMcAxy1A3wcAx2VfDxd_d0dvRRcPVx9XX1C1FwAgq6KPj7KQR7-AeF6Dp7OPr5ufoo-HoGK4QEOfoFewaH-AcF8zCwpiXmFKfyQmluBgU31xBnD93Ugvz41OKCxOTUvNSS-KBQIyNTC2MDY2dDYyKUAAByjCqU</recordid><startdate>20050810</startdate><enddate>20050810</enddate><creator>LEMENTUEV V.A</creator><creator>KROTOV V.A</creator><scope>EVB</scope></search><sort><creationdate>20050810</creationdate><title>PARA-PHASE LOGICAL ELEMENT BASED ON SHORT-CHANNEL MIS TRANSISTORS</title><author>LEMENTUEV V.A ; KROTOV V.A</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_RU2258303C13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; rus</language><creationdate>2005</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRICITY</topic><topic>PULSE TECHNIQUE</topic><toplevel>online_resources</toplevel><creatorcontrib>LEMENTUEV V.A</creatorcontrib><creatorcontrib>KROTOV V.A</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>LEMENTUEV V.A</au><au>KROTOV V.A</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>PARA-PHASE LOGICAL ELEMENT BASED ON SHORT-CHANNEL MIS TRANSISTORS</title><date>2005-08-10</date><risdate>2005</risdate><abstract>FIELD: computer science. ^ SUBSTANCE: device has RS trigger 1, pre-charge transistors 4 and 5 of p-type, clock transistor 6 of n-type, through transistors 7 and 8 of n-type and logical block 9, containing direct and inverse key circuits on transistors 10-15 of n-type. Latches of pre-charge transistors 4,5 and clock transistor 6 are connected to clock bus 16. first outputs of direct and inverse key circuits through clock transistor 6 are connected to common bus 17. second outputs of direct and inverse key circuits are connected directly to direct 18 and inverse 19 outputs of block 9. first inputs of elements 2AND-NOT 2,3 are check connection inputs of RS trigger 1 and concurrently outputs 20, 21 of device. Second inputs 22,24 through pre-charge transistors 4 or 5 of same name are connected to power bus 23, and via through transistors 7 or 8 of same name - respectively to direct 18 or inverse 19 outputs of block 9. latches of through transistors 7 and 8 are connected to outputs 21 and 20 of device. To inputs 25-28 para-phase signals of variables are sent so, that only one key circuit of logical block 9 is closed. ^ EFFECT: higher efficiency. ^ 1 dwg</abstract><edition>7</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; rus
recordid cdi_epo_espacenet_RU2258303C1
source esp@cenet
subjects BASIC ELECTRONIC CIRCUITRY
ELECTRICITY
PULSE TECHNIQUE
title PARA-PHASE LOGICAL ELEMENT BASED ON SHORT-CHANNEL MIS TRANSISTORS
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-28T11%3A39%3A05IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=LEMENTUEV%20V.A&rft.date=2005-08-10&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3ERU2258303C1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true