SEMICONDUCTOR DIE STRUCTURES FOR WAFER-LEVEL CHIPSCALE PACKAGING OF POWER DEVICES, PACKAGES AND SYSTEMS FOR USING THE SAME, AND METHODS OF MAKING THE SAME

Disclosed are semiconductor die structures that enable a die having a vertical power device to be packaged in a wafer-level chip scale package where the current-conducting terminals are present at one surface of the die, and where the device has very low on-state resistance. In an exemplary embodime...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: DIKSHIT ROHIT, GRUENHAGEN MICHAEL D, HO IHSIU, TJHIA EDDY, KIM, SU KU, MURPHY JAMES J, WU CHUNG LIN, LARSEN MARK
Format: Patent
Sprache:eng ; kor
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator DIKSHIT ROHIT
GRUENHAGEN MICHAEL D
HO IHSIU
TJHIA EDDY
KIM, SU KU
MURPHY JAMES J
WU CHUNG LIN
LARSEN MARK
description Disclosed are semiconductor die structures that enable a die having a vertical power device to be packaged in a wafer-level chip scale package where the current-conducting terminals are present at one surface of the die, and where the device has very low on-state resistance. In an exemplary embodiment, a trench and an aperture are formed in a backside of a die, with the aperture contacting a conductive region at the top surface of the die. A conductive layer and/or a conductive body may be disposed on the trench and aperture to electrically couple the backside current-conducting electrode of the device to the conductive region. Also disclosed are packages and systems using a die with a die structure according to the invention, and methods of making dice with a die structure according to the invention.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_KR20110086613A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>KR20110086613A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_KR20110086613A3</originalsourceid><addsrcrecordid>eNqNjbEOgjAQhlkcjPoOTVwhAUmMa9NeoYFS0isQJ0JMnYyS4NP4tBZlcHS63H33_f86eCEoyXTFG2a1IVwCQWv80hhAIvypowJMVEILJWG5rJHREkhNWUEzWWVEC1LrDrwLrWSA4cK8TitO8IwW1DeqwVmwue-gCsIPV2BzzXGOUbT45dtgdR1uk9stcxPsBViWR2589G4ah4u7u2dfmEOcJHF8Oh6TlKb_fb0BsCBDcQ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>SEMICONDUCTOR DIE STRUCTURES FOR WAFER-LEVEL CHIPSCALE PACKAGING OF POWER DEVICES, PACKAGES AND SYSTEMS FOR USING THE SAME, AND METHODS OF MAKING THE SAME</title><source>esp@cenet</source><creator>DIKSHIT ROHIT ; GRUENHAGEN MICHAEL D ; HO IHSIU ; TJHIA EDDY ; KIM, SU KU ; MURPHY JAMES J ; WU CHUNG LIN ; LARSEN MARK</creator><creatorcontrib>DIKSHIT ROHIT ; GRUENHAGEN MICHAEL D ; HO IHSIU ; TJHIA EDDY ; KIM, SU KU ; MURPHY JAMES J ; WU CHUNG LIN ; LARSEN MARK</creatorcontrib><description>Disclosed are semiconductor die structures that enable a die having a vertical power device to be packaged in a wafer-level chip scale package where the current-conducting terminals are present at one surface of the die, and where the device has very low on-state resistance. In an exemplary embodiment, a trench and an aperture are formed in a backside of a die, with the aperture contacting a conductive region at the top surface of the die. A conductive layer and/or a conductive body may be disposed on the trench and aperture to electrically couple the backside current-conducting electrode of the device to the conductive region. Also disclosed are packages and systems using a die with a die structure according to the invention, and methods of making dice with a die structure according to the invention.</description><language>eng ; kor</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2011</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20110728&amp;DB=EPODOC&amp;CC=KR&amp;NR=20110086613A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25562,76317</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20110728&amp;DB=EPODOC&amp;CC=KR&amp;NR=20110086613A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>DIKSHIT ROHIT</creatorcontrib><creatorcontrib>GRUENHAGEN MICHAEL D</creatorcontrib><creatorcontrib>HO IHSIU</creatorcontrib><creatorcontrib>TJHIA EDDY</creatorcontrib><creatorcontrib>KIM, SU KU</creatorcontrib><creatorcontrib>MURPHY JAMES J</creatorcontrib><creatorcontrib>WU CHUNG LIN</creatorcontrib><creatorcontrib>LARSEN MARK</creatorcontrib><title>SEMICONDUCTOR DIE STRUCTURES FOR WAFER-LEVEL CHIPSCALE PACKAGING OF POWER DEVICES, PACKAGES AND SYSTEMS FOR USING THE SAME, AND METHODS OF MAKING THE SAME</title><description>Disclosed are semiconductor die structures that enable a die having a vertical power device to be packaged in a wafer-level chip scale package where the current-conducting terminals are present at one surface of the die, and where the device has very low on-state resistance. In an exemplary embodiment, a trench and an aperture are formed in a backside of a die, with the aperture contacting a conductive region at the top surface of the die. A conductive layer and/or a conductive body may be disposed on the trench and aperture to electrically couple the backside current-conducting electrode of the device to the conductive region. Also disclosed are packages and systems using a die with a die structure according to the invention, and methods of making dice with a die structure according to the invention.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2011</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjbEOgjAQhlkcjPoOTVwhAUmMa9NeoYFS0isQJ0JMnYyS4NP4tBZlcHS63H33_f86eCEoyXTFG2a1IVwCQWv80hhAIvypowJMVEILJWG5rJHREkhNWUEzWWVEC1LrDrwLrWSA4cK8TitO8IwW1DeqwVmwue-gCsIPV2BzzXGOUbT45dtgdR1uk9stcxPsBViWR2589G4ah4u7u2dfmEOcJHF8Oh6TlKb_fb0BsCBDcQ</recordid><startdate>20110728</startdate><enddate>20110728</enddate><creator>DIKSHIT ROHIT</creator><creator>GRUENHAGEN MICHAEL D</creator><creator>HO IHSIU</creator><creator>TJHIA EDDY</creator><creator>KIM, SU KU</creator><creator>MURPHY JAMES J</creator><creator>WU CHUNG LIN</creator><creator>LARSEN MARK</creator><scope>EVB</scope></search><sort><creationdate>20110728</creationdate><title>SEMICONDUCTOR DIE STRUCTURES FOR WAFER-LEVEL CHIPSCALE PACKAGING OF POWER DEVICES, PACKAGES AND SYSTEMS FOR USING THE SAME, AND METHODS OF MAKING THE SAME</title><author>DIKSHIT ROHIT ; GRUENHAGEN MICHAEL D ; HO IHSIU ; TJHIA EDDY ; KIM, SU KU ; MURPHY JAMES J ; WU CHUNG LIN ; LARSEN MARK</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_KR20110086613A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; kor</language><creationdate>2011</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>DIKSHIT ROHIT</creatorcontrib><creatorcontrib>GRUENHAGEN MICHAEL D</creatorcontrib><creatorcontrib>HO IHSIU</creatorcontrib><creatorcontrib>TJHIA EDDY</creatorcontrib><creatorcontrib>KIM, SU KU</creatorcontrib><creatorcontrib>MURPHY JAMES J</creatorcontrib><creatorcontrib>WU CHUNG LIN</creatorcontrib><creatorcontrib>LARSEN MARK</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>DIKSHIT ROHIT</au><au>GRUENHAGEN MICHAEL D</au><au>HO IHSIU</au><au>TJHIA EDDY</au><au>KIM, SU KU</au><au>MURPHY JAMES J</au><au>WU CHUNG LIN</au><au>LARSEN MARK</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>SEMICONDUCTOR DIE STRUCTURES FOR WAFER-LEVEL CHIPSCALE PACKAGING OF POWER DEVICES, PACKAGES AND SYSTEMS FOR USING THE SAME, AND METHODS OF MAKING THE SAME</title><date>2011-07-28</date><risdate>2011</risdate><abstract>Disclosed are semiconductor die structures that enable a die having a vertical power device to be packaged in a wafer-level chip scale package where the current-conducting terminals are present at one surface of the die, and where the device has very low on-state resistance. In an exemplary embodiment, a trench and an aperture are formed in a backside of a die, with the aperture contacting a conductive region at the top surface of the die. A conductive layer and/or a conductive body may be disposed on the trench and aperture to electrically couple the backside current-conducting electrode of the device to the conductive region. Also disclosed are packages and systems using a die with a die structure according to the invention, and methods of making dice with a die structure according to the invention.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; kor
recordid cdi_epo_espacenet_KR20110086613A
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title SEMICONDUCTOR DIE STRUCTURES FOR WAFER-LEVEL CHIPSCALE PACKAGING OF POWER DEVICES, PACKAGES AND SYSTEMS FOR USING THE SAME, AND METHODS OF MAKING THE SAME
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-09T17%3A06%3A13IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=DIKSHIT%20ROHIT&rft.date=2011-07-28&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EKR20110086613A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true