ARITHMETIC UNIT

PURPOSE:To reduce signal delay time and heighten performance by providing plural computing elements, an output data register, converted data register and plural converters as exclusive logical sum circuit. CONSTITUTION:The bit width of input data 151, 152 and output data register 102 are made to 8 b...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: UDA TOSHIYUKI
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator UDA TOSHIYUKI
description PURPOSE:To reduce signal delay time and heighten performance by providing plural computing elements, an output data register, converted data register and plural converters as exclusive logical sum circuit. CONSTITUTION:The bit width of input data 151, 152 and output data register 102 are made to 8 bits, and the interface 154 of data bus to external equipment is set to require parity of 8 bit data and 1 bit. Output bit of a computing element 101B is converted to bit by a converter 103 as an exclusive logical sum circuit and stored in a converted data register 104. Exclusive logical sum of the output of 4 bits of the register 104 is taken by a converter 105 as an exclusive logical sum circuit and converted to 1 bit. Thereby, data 8 bits and parity 1 bit are sent out to the interface 154 with outside. Thus, as it is enough to pass through one step of the circuit 103, reduction of signal delay time becomes possible and performance can be heightened.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_JPS6389928A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>JPS6389928A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_JPS6389928A3</originalsourceid><addsrcrecordid>eNrjZOB3DPIM8fB1DfF0Vgj18wzhYWBNS8wpTuWF0twMCm6uIc4euqkF-fGpxQWJyal5qSXxXgHBZsYWlpZGFo7GRCgBAL5LHVA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>ARITHMETIC UNIT</title><source>esp@cenet</source><creator>UDA TOSHIYUKI</creator><creatorcontrib>UDA TOSHIYUKI</creatorcontrib><description>PURPOSE:To reduce signal delay time and heighten performance by providing plural computing elements, an output data register, converted data register and plural converters as exclusive logical sum circuit. CONSTITUTION:The bit width of input data 151, 152 and output data register 102 are made to 8 bits, and the interface 154 of data bus to external equipment is set to require parity of 8 bit data and 1 bit. Output bit of a computing element 101B is converted to bit by a converter 103 as an exclusive logical sum circuit and stored in a converted data register 104. Exclusive logical sum of the output of 4 bits of the register 104 is taken by a converter 105 as an exclusive logical sum circuit and converted to 1 bit. Thereby, data 8 bits and parity 1 bit are sent out to the interface 154 with outside. Thus, as it is enough to pass through one step of the circuit 103, reduction of signal delay time becomes possible and performance can be heightened.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>1988</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19880420&amp;DB=EPODOC&amp;CC=JP&amp;NR=S6389928A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19880420&amp;DB=EPODOC&amp;CC=JP&amp;NR=S6389928A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>UDA TOSHIYUKI</creatorcontrib><title>ARITHMETIC UNIT</title><description>PURPOSE:To reduce signal delay time and heighten performance by providing plural computing elements, an output data register, converted data register and plural converters as exclusive logical sum circuit. CONSTITUTION:The bit width of input data 151, 152 and output data register 102 are made to 8 bits, and the interface 154 of data bus to external equipment is set to require parity of 8 bit data and 1 bit. Output bit of a computing element 101B is converted to bit by a converter 103 as an exclusive logical sum circuit and stored in a converted data register 104. Exclusive logical sum of the output of 4 bits of the register 104 is taken by a converter 105 as an exclusive logical sum circuit and converted to 1 bit. Thereby, data 8 bits and parity 1 bit are sent out to the interface 154 with outside. Thus, as it is enough to pass through one step of the circuit 103, reduction of signal delay time becomes possible and performance can be heightened.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1988</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZOB3DPIM8fB1DfF0Vgj18wzhYWBNS8wpTuWF0twMCm6uIc4euqkF-fGpxQWJyal5qSXxXgHBZsYWlpZGFo7GRCgBAL5LHVA</recordid><startdate>19880420</startdate><enddate>19880420</enddate><creator>UDA TOSHIYUKI</creator><scope>EVB</scope></search><sort><creationdate>19880420</creationdate><title>ARITHMETIC UNIT</title><author>UDA TOSHIYUKI</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_JPS6389928A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1988</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>UDA TOSHIYUKI</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>UDA TOSHIYUKI</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>ARITHMETIC UNIT</title><date>1988-04-20</date><risdate>1988</risdate><abstract>PURPOSE:To reduce signal delay time and heighten performance by providing plural computing elements, an output data register, converted data register and plural converters as exclusive logical sum circuit. CONSTITUTION:The bit width of input data 151, 152 and output data register 102 are made to 8 bits, and the interface 154 of data bus to external equipment is set to require parity of 8 bit data and 1 bit. Output bit of a computing element 101B is converted to bit by a converter 103 as an exclusive logical sum circuit and stored in a converted data register 104. Exclusive logical sum of the output of 4 bits of the register 104 is taken by a converter 105 as an exclusive logical sum circuit and converted to 1 bit. Thereby, data 8 bits and parity 1 bit are sent out to the interface 154 with outside. Thus, as it is enough to pass through one step of the circuit 103, reduction of signal delay time becomes possible and performance can be heightened.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_JPS6389928A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title ARITHMETIC UNIT
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-28T17%3A23%3A13IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=UDA%20TOSHIYUKI&rft.date=1988-04-20&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EJPS6389928A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true