FLASH MEMORY CELL ARRAY HAVING DUAL CONTROL GATES PER MEMORY CELL CHARGE STORAGE ELEMENT
PROBLEM TO BE SOLVED: To provide a flash NAND type EEPROM system, wherein floating gates are capacitively coupled with at least two control gate lines.SOLUTION: The control gate lines are positioned between floating gates to be coupled with sidewalls of floating gates. The memory cell coupling ratio...
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | HARARI ELIYAHOU |
description | PROBLEM TO BE SOLVED: To provide a flash NAND type EEPROM system, wherein floating gates are capacitively coupled with at least two control gate lines.SOLUTION: The control gate lines are positioned between floating gates to be coupled with sidewalls of floating gates. The memory cell coupling ratio is desirably increased, as a result. Both control gate lines on opposite sides of a selected row of floating gates are usually raised to the same voltage while the second control gate lines coupled to unselected rows of adjacent floating gates are kept low. The control gate lines can also be capacitively coupled with a substrate in order to selectively raise its voltage in the region of selected floating gates. The length of the floating gates and the thicknesses of the control gate lines can be made less than the minimum resolution element of the process by forming an etch mask of spacers. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_JP2011205107A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>JP2011205107A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_JP2011205107A3</originalsourceid><addsrcrecordid>eNqNyr0KwjAQAOAsDqK-w-EuJBVxPuI1UfJTLqnYqRSJk2ihvj86uLg5fcs3F5faYbLgyUfuQJNzgMzYgcXzMRg4tOhAx5A5OjCYKUFD_PO1RTYEKUfGj-TIU8hLMbsN96msvi7Euqas7aaMz75M43Atj_LqT00llarkTsk9bv9KbyHDMUA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>FLASH MEMORY CELL ARRAY HAVING DUAL CONTROL GATES PER MEMORY CELL CHARGE STORAGE ELEMENT</title><source>esp@cenet</source><creator>HARARI ELIYAHOU</creator><creatorcontrib>HARARI ELIYAHOU</creatorcontrib><description>PROBLEM TO BE SOLVED: To provide a flash NAND type EEPROM system, wherein floating gates are capacitively coupled with at least two control gate lines.SOLUTION: The control gate lines are positioned between floating gates to be coupled with sidewalls of floating gates. The memory cell coupling ratio is desirably increased, as a result. Both control gate lines on opposite sides of a selected row of floating gates are usually raised to the same voltage while the second control gate lines coupled to unselected rows of adjacent floating gates are kept low. The control gate lines can also be capacitively coupled with a substrate in order to selectively raise its voltage in the region of selected floating gates. The length of the floating gates and the thicknesses of the control gate lines can be made less than the minimum resolution element of the process by forming an etch mask of spacers.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; INFORMATION STORAGE ; PHYSICS ; SEMICONDUCTOR DEVICES ; STATIC STORES</subject><creationdate>2011</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20111013&DB=EPODOC&CC=JP&NR=2011205107A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25563,76418</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20111013&DB=EPODOC&CC=JP&NR=2011205107A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>HARARI ELIYAHOU</creatorcontrib><title>FLASH MEMORY CELL ARRAY HAVING DUAL CONTROL GATES PER MEMORY CELL CHARGE STORAGE ELEMENT</title><description>PROBLEM TO BE SOLVED: To provide a flash NAND type EEPROM system, wherein floating gates are capacitively coupled with at least two control gate lines.SOLUTION: The control gate lines are positioned between floating gates to be coupled with sidewalls of floating gates. The memory cell coupling ratio is desirably increased, as a result. Both control gate lines on opposite sides of a selected row of floating gates are usually raised to the same voltage while the second control gate lines coupled to unselected rows of adjacent floating gates are kept low. The control gate lines can also be capacitively coupled with a substrate in order to selectively raise its voltage in the region of selected floating gates. The length of the floating gates and the thicknesses of the control gate lines can be made less than the minimum resolution element of the process by forming an etch mask of spacers.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>SEMICONDUCTOR DEVICES</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2011</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNyr0KwjAQAOAsDqK-w-EuJBVxPuI1UfJTLqnYqRSJk2ihvj86uLg5fcs3F5faYbLgyUfuQJNzgMzYgcXzMRg4tOhAx5A5OjCYKUFD_PO1RTYEKUfGj-TIU8hLMbsN96msvi7Euqas7aaMz75M43Atj_LqT00llarkTsk9bv9KbyHDMUA</recordid><startdate>20111013</startdate><enddate>20111013</enddate><creator>HARARI ELIYAHOU</creator><scope>EVB</scope></search><sort><creationdate>20111013</creationdate><title>FLASH MEMORY CELL ARRAY HAVING DUAL CONTROL GATES PER MEMORY CELL CHARGE STORAGE ELEMENT</title><author>HARARI ELIYAHOU</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_JP2011205107A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2011</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>SEMICONDUCTOR DEVICES</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>HARARI ELIYAHOU</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>HARARI ELIYAHOU</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>FLASH MEMORY CELL ARRAY HAVING DUAL CONTROL GATES PER MEMORY CELL CHARGE STORAGE ELEMENT</title><date>2011-10-13</date><risdate>2011</risdate><abstract>PROBLEM TO BE SOLVED: To provide a flash NAND type EEPROM system, wherein floating gates are capacitively coupled with at least two control gate lines.SOLUTION: The control gate lines are positioned between floating gates to be coupled with sidewalls of floating gates. The memory cell coupling ratio is desirably increased, as a result. Both control gate lines on opposite sides of a selected row of floating gates are usually raised to the same voltage while the second control gate lines coupled to unselected rows of adjacent floating gates are kept low. The control gate lines can also be capacitively coupled with a substrate in order to selectively raise its voltage in the region of selected floating gates. The length of the floating gates and the thicknesses of the control gate lines can be made less than the minimum resolution element of the process by forming an etch mask of spacers.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_JP2011205107A |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY INFORMATION STORAGE PHYSICS SEMICONDUCTOR DEVICES STATIC STORES |
title | FLASH MEMORY CELL ARRAY HAVING DUAL CONTROL GATES PER MEMORY CELL CHARGE STORAGE ELEMENT |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-08T14%3A32%3A29IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=HARARI%20ELIYAHOU&rft.date=2011-10-13&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EJP2011205107A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |