SISTEMA DI INTERRUZIONE IMPIEGANTE UN MICROELABORATORE A PRE-RECUPERO DELLE ISTRUZIONI

An interrupt system for an instruction pre-fetch microprocessor is provided. The interrupt system includes an instruction address register coupled to a storage address register for holding the next succeeding instruction address to the pre-fetched in a sequence of instructions. A storage address reg...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: LEININGER JOEL CALVIN, FAIRCHILD PETER TAPPEN, BLISS FLOYD RUSSELL
Format: Patent
Sprache:ita
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator LEININGER JOEL CALVIN
FAIRCHILD PETER TAPPEN
BLISS FLOYD RUSSELL
description An interrupt system for an instruction pre-fetch microprocessor is provided. The interrupt system includes an instruction address register coupled to a storage address register for holding the next succeeding instruction address to the pre-fetched in a sequence of instructions. A storage address register is provided and is coupled to the instruction address register and is coupled to the storage address register for holding the storage address to be accessed. A first latch receives and stores an interrupt request from one of a plurality of peripheral devices. A second latch, enabling interrupts, is coupled to the storage unit and controlled by instructions from the microprocessor. An interrupt link register stores values of the instruction address register and page information together with arithmetic and logic unit status bits when an interrupt request has occurred from one of the plurality of peripheral devices and an interrupt cycle is executed. The system further includes an interrupt circuit coupled to the first and second latches for inhibiting updating of the instruction address register to a next succeeding instruction. Circuitry is coupled to the first and second latches for inhibiting the operation of the interrupt circuitry following a data storage cycle or a successful branch operation. Circuitry is also provided to cause the next instruction to be executed following an interrupt cycle to be fetched from a predefined word in storage.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_IT1148827B</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>IT1148827B</sourcerecordid><originalsourceid>FETCH-epo_espacenet_IT1148827B3</originalsourceid><addsrcrecordid>eNqFi7sKwkAQAK-xEPUb3B9IERVMe7msupB7sLeXwiYEOSvRQPx_DGhvNTDMLFUXKQpaDQ0BOUHmdCXvEMgGwrOeFSQHlgx7bHXtWYtnBA2BsWA0KSB7aLBt5yfKd6e1WtyHx5Q3P67U9oRiLkUeX32exuGWn_ndk5Tloap2x3r_v_gADL8wcg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>SISTEMA DI INTERRUZIONE IMPIEGANTE UN MICROELABORATORE A PRE-RECUPERO DELLE ISTRUZIONI</title><source>esp@cenet</source><creator>LEININGER JOEL CALVIN ; FAIRCHILD PETER TAPPEN ; BLISS FLOYD RUSSELL</creator><creatorcontrib>LEININGER JOEL CALVIN ; FAIRCHILD PETER TAPPEN ; BLISS FLOYD RUSSELL</creatorcontrib><description>An interrupt system for an instruction pre-fetch microprocessor is provided. The interrupt system includes an instruction address register coupled to a storage address register for holding the next succeeding instruction address to the pre-fetched in a sequence of instructions. A storage address register is provided and is coupled to the instruction address register and is coupled to the storage address register for holding the storage address to be accessed. A first latch receives and stores an interrupt request from one of a plurality of peripheral devices. A second latch, enabling interrupts, is coupled to the storage unit and controlled by instructions from the microprocessor. An interrupt link register stores values of the instruction address register and page information together with arithmetic and logic unit status bits when an interrupt request has occurred from one of the plurality of peripheral devices and an interrupt cycle is executed. The system further includes an interrupt circuit coupled to the first and second latches for inhibiting updating of the instruction address register to a next succeeding instruction. Circuitry is coupled to the first and second latches for inhibiting the operation of the interrupt circuitry following a data storage cycle or a successful branch operation. Circuitry is also provided to cause the next instruction to be executed following an interrupt cycle to be fetched from a predefined word in storage.</description><edition>4</edition><language>ita</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>1986</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19861203&amp;DB=EPODOC&amp;CC=IT&amp;NR=1148827B$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,777,882,25545,76296</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19861203&amp;DB=EPODOC&amp;CC=IT&amp;NR=1148827B$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>LEININGER JOEL CALVIN</creatorcontrib><creatorcontrib>FAIRCHILD PETER TAPPEN</creatorcontrib><creatorcontrib>BLISS FLOYD RUSSELL</creatorcontrib><title>SISTEMA DI INTERRUZIONE IMPIEGANTE UN MICROELABORATORE A PRE-RECUPERO DELLE ISTRUZIONI</title><description>An interrupt system for an instruction pre-fetch microprocessor is provided. The interrupt system includes an instruction address register coupled to a storage address register for holding the next succeeding instruction address to the pre-fetched in a sequence of instructions. A storage address register is provided and is coupled to the instruction address register and is coupled to the storage address register for holding the storage address to be accessed. A first latch receives and stores an interrupt request from one of a plurality of peripheral devices. A second latch, enabling interrupts, is coupled to the storage unit and controlled by instructions from the microprocessor. An interrupt link register stores values of the instruction address register and page information together with arithmetic and logic unit status bits when an interrupt request has occurred from one of the plurality of peripheral devices and an interrupt cycle is executed. The system further includes an interrupt circuit coupled to the first and second latches for inhibiting updating of the instruction address register to a next succeeding instruction. Circuitry is coupled to the first and second latches for inhibiting the operation of the interrupt circuitry following a data storage cycle or a successful branch operation. Circuitry is also provided to cause the next instruction to be executed following an interrupt cycle to be fetched from a predefined word in storage.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1986</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqFi7sKwkAQAK-xEPUb3B9IERVMe7msupB7sLeXwiYEOSvRQPx_DGhvNTDMLFUXKQpaDQ0BOUHmdCXvEMgGwrOeFSQHlgx7bHXtWYtnBA2BsWA0KSB7aLBt5yfKd6e1WtyHx5Q3P67U9oRiLkUeX32exuGWn_ndk5Tloap2x3r_v_gADL8wcg</recordid><startdate>19861203</startdate><enddate>19861203</enddate><creator>LEININGER JOEL CALVIN</creator><creator>FAIRCHILD PETER TAPPEN</creator><creator>BLISS FLOYD RUSSELL</creator><scope>EVB</scope></search><sort><creationdate>19861203</creationdate><title>SISTEMA DI INTERRUZIONE IMPIEGANTE UN MICROELABORATORE A PRE-RECUPERO DELLE ISTRUZIONI</title><author>LEININGER JOEL CALVIN ; FAIRCHILD PETER TAPPEN ; BLISS FLOYD RUSSELL</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_IT1148827B3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>ita</language><creationdate>1986</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>LEININGER JOEL CALVIN</creatorcontrib><creatorcontrib>FAIRCHILD PETER TAPPEN</creatorcontrib><creatorcontrib>BLISS FLOYD RUSSELL</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>LEININGER JOEL CALVIN</au><au>FAIRCHILD PETER TAPPEN</au><au>BLISS FLOYD RUSSELL</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>SISTEMA DI INTERRUZIONE IMPIEGANTE UN MICROELABORATORE A PRE-RECUPERO DELLE ISTRUZIONI</title><date>1986-12-03</date><risdate>1986</risdate><abstract>An interrupt system for an instruction pre-fetch microprocessor is provided. The interrupt system includes an instruction address register coupled to a storage address register for holding the next succeeding instruction address to the pre-fetched in a sequence of instructions. A storage address register is provided and is coupled to the instruction address register and is coupled to the storage address register for holding the storage address to be accessed. A first latch receives and stores an interrupt request from one of a plurality of peripheral devices. A second latch, enabling interrupts, is coupled to the storage unit and controlled by instructions from the microprocessor. An interrupt link register stores values of the instruction address register and page information together with arithmetic and logic unit status bits when an interrupt request has occurred from one of the plurality of peripheral devices and an interrupt cycle is executed. The system further includes an interrupt circuit coupled to the first and second latches for inhibiting updating of the instruction address register to a next succeeding instruction. Circuitry is coupled to the first and second latches for inhibiting the operation of the interrupt circuitry following a data storage cycle or a successful branch operation. Circuitry is also provided to cause the next instruction to be executed following an interrupt cycle to be fetched from a predefined word in storage.</abstract><edition>4</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language ita
recordid cdi_epo_espacenet_IT1148827B
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title SISTEMA DI INTERRUZIONE IMPIEGANTE UN MICROELABORATORE A PRE-RECUPERO DELLE ISTRUZIONI
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-19T16%3A51%3A55IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=LEININGER%20JOEL%20CALVIN&rft.date=1986-12-03&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EIT1148827B%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true