Semiconductor etching methods

A method of etching into a one or more epitaxial layers of respective semiconductor material(s) in a vertical cavity surface emitting laser (VCSEL) semiconductor structure, wherein the or each semiconductor material is a III-V semiconductor material, a III-N semiconductor material, or a II-VI semico...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Ligang Deng, Katie Hore
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Ligang Deng
Katie Hore
description A method of etching into a one or more epitaxial layers of respective semiconductor material(s) in a vertical cavity surface emitting laser (VCSEL) semiconductor structure, wherein the or each semiconductor material is a III-V semiconductor material, a III-N semiconductor material, or a II-VI semiconductor material is disclosed. The method comprises placing a substrate having the semiconductor structure thereon onto a support table in a plasma processing chamber, the semiconductor structure carrying a patterned mask on the surface of the semiconductor structure distal from the support table. The method also includes process steps of establishing a flow of an etch gas mixture through the plasma processing chamber and generating a plasma within the plasma processing chamber and simultaneously applying a radio frequency (RF) bias voltage to the support table; whereby the portion(s) of the semiconductor structure not covered by the patterned mask are exposed to the etch gas mixture plasma and are thereby etched to form at least one feature in the semiconductor structure; wherein more than 90% of the etch gas mixture consists of a mixture of silicon tetrachloride (SiCl4) and nitrogen (N2).
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_GB2576108B</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>GB2576108B</sourcerecordid><originalsourceid>FETCH-epo_espacenet_GB2576108B3</originalsourceid><addsrcrecordid>eNrjZJANTs3NTM7PSylNLskvUkgtSc7IzEtXyE0tychPKeZhYE1LzClO5YXS3Azybq4hzh66qQX58anFBYnJqXmpJfHuTkam5maGBhZOxoRVAABlpyOh</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Semiconductor etching methods</title><source>esp@cenet</source><creator>Ligang Deng ; Katie Hore</creator><creatorcontrib>Ligang Deng ; Katie Hore</creatorcontrib><description>A method of etching into a one or more epitaxial layers of respective semiconductor material(s) in a vertical cavity surface emitting laser (VCSEL) semiconductor structure, wherein the or each semiconductor material is a III-V semiconductor material, a III-N semiconductor material, or a II-VI semiconductor material is disclosed. The method comprises placing a substrate having the semiconductor structure thereon onto a support table in a plasma processing chamber, the semiconductor structure carrying a patterned mask on the surface of the semiconductor structure distal from the support table. The method also includes process steps of establishing a flow of an etch gas mixture through the plasma processing chamber and generating a plasma within the plasma processing chamber and simultaneously applying a radio frequency (RF) bias voltage to the support table; whereby the portion(s) of the semiconductor structure not covered by the patterned mask are exposed to the etch gas mixture plasma and are thereby etched to form at least one feature in the semiconductor structure; wherein more than 90% of the etch gas mixture consists of a mixture of silicon tetrachloride (SiCl4) and nitrogen (N2).</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; DEVICES USING STIMULATED EMISSION ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2022</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20220330&amp;DB=EPODOC&amp;CC=GB&amp;NR=2576108B$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76290</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20220330&amp;DB=EPODOC&amp;CC=GB&amp;NR=2576108B$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Ligang Deng</creatorcontrib><creatorcontrib>Katie Hore</creatorcontrib><title>Semiconductor etching methods</title><description>A method of etching into a one or more epitaxial layers of respective semiconductor material(s) in a vertical cavity surface emitting laser (VCSEL) semiconductor structure, wherein the or each semiconductor material is a III-V semiconductor material, a III-N semiconductor material, or a II-VI semiconductor material is disclosed. The method comprises placing a substrate having the semiconductor structure thereon onto a support table in a plasma processing chamber, the semiconductor structure carrying a patterned mask on the surface of the semiconductor structure distal from the support table. The method also includes process steps of establishing a flow of an etch gas mixture through the plasma processing chamber and generating a plasma within the plasma processing chamber and simultaneously applying a radio frequency (RF) bias voltage to the support table; whereby the portion(s) of the semiconductor structure not covered by the patterned mask are exposed to the etch gas mixture plasma and are thereby etched to form at least one feature in the semiconductor structure; wherein more than 90% of the etch gas mixture consists of a mixture of silicon tetrachloride (SiCl4) and nitrogen (N2).</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>DEVICES USING STIMULATED EMISSION</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2022</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZJANTs3NTM7PSylNLskvUkgtSc7IzEtXyE0tychPKeZhYE1LzClO5YXS3Azybq4hzh66qQX58anFBYnJqXmpJfHuTkam5maGBhZOxoRVAABlpyOh</recordid><startdate>20220330</startdate><enddate>20220330</enddate><creator>Ligang Deng</creator><creator>Katie Hore</creator><scope>EVB</scope></search><sort><creationdate>20220330</creationdate><title>Semiconductor etching methods</title><author>Ligang Deng ; Katie Hore</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_GB2576108B3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2022</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>DEVICES USING STIMULATED EMISSION</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>Ligang Deng</creatorcontrib><creatorcontrib>Katie Hore</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Ligang Deng</au><au>Katie Hore</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Semiconductor etching methods</title><date>2022-03-30</date><risdate>2022</risdate><abstract>A method of etching into a one or more epitaxial layers of respective semiconductor material(s) in a vertical cavity surface emitting laser (VCSEL) semiconductor structure, wherein the or each semiconductor material is a III-V semiconductor material, a III-N semiconductor material, or a II-VI semiconductor material is disclosed. The method comprises placing a substrate having the semiconductor structure thereon onto a support table in a plasma processing chamber, the semiconductor structure carrying a patterned mask on the surface of the semiconductor structure distal from the support table. The method also includes process steps of establishing a flow of an etch gas mixture through the plasma processing chamber and generating a plasma within the plasma processing chamber and simultaneously applying a radio frequency (RF) bias voltage to the support table; whereby the portion(s) of the semiconductor structure not covered by the patterned mask are exposed to the etch gas mixture plasma and are thereby etched to form at least one feature in the semiconductor structure; wherein more than 90% of the etch gas mixture consists of a mixture of silicon tetrachloride (SiCl4) and nitrogen (N2).</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_GB2576108B
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
DEVICES USING STIMULATED EMISSION
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title Semiconductor etching methods
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-02T06%3A33%3A55IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Ligang%20Deng&rft.date=2022-03-30&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EGB2576108B%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true