CIRCUIT INTEGRE COMPRENANT DES ELEMENTS ACTIFS ET AU MOINS UN ELEMENT PASSIF, NOTAMMENT DES CELLULES MEMOIRE DRAM ET PROCEDE DE FABRICATION
There is provided an integrated circuit having active components including junctions formed in a monocrystalline substrate doped locally, and at least one passive component situated above the active components. The integrated circuit includes a first insulating layer separating the active components...
Gespeichert in:
Hauptverfasser: | , , |
---|---|
Format: | Patent |
Sprache: | fre |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | PIAZZA MARC MAZOYER PASCALE MALLARDEAU CATHERINE |
description | There is provided an integrated circuit having active components including junctions formed in a monocrystalline substrate doped locally, and at least one passive component situated above the active components. The integrated circuit includes a first insulating layer separating the active components and abase of the passive component, and a metal terminal for electrically connecting the passive component with at least one of the active components. The metal terminal is formed in the thickness of the first insulating layer and has a contact surface that projects from the limits of a junction of the one active component. In a preferred embodiment, the passive component is a capacitor. Also provided is a method of fabricating an integrated circuit that includes MOS transistors and an onboard memory plane of DRAM cells in a matrix. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_FR2828766B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>FR2828766B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_FR2828766B13</originalsourceid><addsrcrecordid>eNqNTEsKwjAQ7caFqHeYA-jCCrXbNJ3oQD4lmaxLkbgSLdRbeGlT0b2r93_L4iXJy0gMZBlPHkE603m0wjK0GAA1GrQcQEgmlTWDiGAc2QDR_mLoRAiktmAdC_Nx5rFEraPOxGBe5PPWCzNfdN5JbLNGUKLxJAWTs-ticR1uU9p8cVWAQpbnXRoffZrG4ZLu6dkrX9ZlfayqZn_4o_IGYI0-bw</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>CIRCUIT INTEGRE COMPRENANT DES ELEMENTS ACTIFS ET AU MOINS UN ELEMENT PASSIF, NOTAMMENT DES CELLULES MEMOIRE DRAM ET PROCEDE DE FABRICATION</title><source>esp@cenet</source><creator>PIAZZA MARC ; MAZOYER PASCALE ; MALLARDEAU CATHERINE</creator><creatorcontrib>PIAZZA MARC ; MAZOYER PASCALE ; MALLARDEAU CATHERINE</creatorcontrib><description>There is provided an integrated circuit having active components including junctions formed in a monocrystalline substrate doped locally, and at least one passive component situated above the active components. The integrated circuit includes a first insulating layer separating the active components and abase of the passive component, and a metal terminal for electrically connecting the passive component with at least one of the active components. The metal terminal is formed in the thickness of the first insulating layer and has a contact surface that projects from the limits of a junction of the one active component. In a preferred embodiment, the passive component is a capacitor. Also provided is a method of fabricating an integrated circuit that includes MOS transistors and an onboard memory plane of DRAM cells in a matrix.</description><edition>7</edition><language>fre</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2004</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20040116&DB=EPODOC&CC=FR&NR=2828766B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20040116&DB=EPODOC&CC=FR&NR=2828766B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>PIAZZA MARC</creatorcontrib><creatorcontrib>MAZOYER PASCALE</creatorcontrib><creatorcontrib>MALLARDEAU CATHERINE</creatorcontrib><title>CIRCUIT INTEGRE COMPRENANT DES ELEMENTS ACTIFS ET AU MOINS UN ELEMENT PASSIF, NOTAMMENT DES CELLULES MEMOIRE DRAM ET PROCEDE DE FABRICATION</title><description>There is provided an integrated circuit having active components including junctions formed in a monocrystalline substrate doped locally, and at least one passive component situated above the active components. The integrated circuit includes a first insulating layer separating the active components and abase of the passive component, and a metal terminal for electrically connecting the passive component with at least one of the active components. The metal terminal is formed in the thickness of the first insulating layer and has a contact surface that projects from the limits of a junction of the one active component. In a preferred embodiment, the passive component is a capacitor. Also provided is a method of fabricating an integrated circuit that includes MOS transistors and an onboard memory plane of DRAM cells in a matrix.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2004</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNTEsKwjAQ7caFqHeYA-jCCrXbNJ3oQD4lmaxLkbgSLdRbeGlT0b2r93_L4iXJy0gMZBlPHkE603m0wjK0GAA1GrQcQEgmlTWDiGAc2QDR_mLoRAiktmAdC_Nx5rFEraPOxGBe5PPWCzNfdN5JbLNGUKLxJAWTs-ticR1uU9p8cVWAQpbnXRoffZrG4ZLu6dkrX9ZlfayqZn_4o_IGYI0-bw</recordid><startdate>20040116</startdate><enddate>20040116</enddate><creator>PIAZZA MARC</creator><creator>MAZOYER PASCALE</creator><creator>MALLARDEAU CATHERINE</creator><scope>EVB</scope></search><sort><creationdate>20040116</creationdate><title>CIRCUIT INTEGRE COMPRENANT DES ELEMENTS ACTIFS ET AU MOINS UN ELEMENT PASSIF, NOTAMMENT DES CELLULES MEMOIRE DRAM ET PROCEDE DE FABRICATION</title><author>PIAZZA MARC ; MAZOYER PASCALE ; MALLARDEAU CATHERINE</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_FR2828766B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>fre</language><creationdate>2004</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>PIAZZA MARC</creatorcontrib><creatorcontrib>MAZOYER PASCALE</creatorcontrib><creatorcontrib>MALLARDEAU CATHERINE</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>PIAZZA MARC</au><au>MAZOYER PASCALE</au><au>MALLARDEAU CATHERINE</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>CIRCUIT INTEGRE COMPRENANT DES ELEMENTS ACTIFS ET AU MOINS UN ELEMENT PASSIF, NOTAMMENT DES CELLULES MEMOIRE DRAM ET PROCEDE DE FABRICATION</title><date>2004-01-16</date><risdate>2004</risdate><abstract>There is provided an integrated circuit having active components including junctions formed in a monocrystalline substrate doped locally, and at least one passive component situated above the active components. The integrated circuit includes a first insulating layer separating the active components and abase of the passive component, and a metal terminal for electrically connecting the passive component with at least one of the active components. The metal terminal is formed in the thickness of the first insulating layer and has a contact surface that projects from the limits of a junction of the one active component. In a preferred embodiment, the passive component is a capacitor. Also provided is a method of fabricating an integrated circuit that includes MOS transistors and an onboard memory plane of DRAM cells in a matrix.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | fre |
recordid | cdi_epo_espacenet_FR2828766B1 |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES |
title | CIRCUIT INTEGRE COMPRENANT DES ELEMENTS ACTIFS ET AU MOINS UN ELEMENT PASSIF, NOTAMMENT DES CELLULES MEMOIRE DRAM ET PROCEDE DE FABRICATION |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-13T06%3A55%3A10IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=PIAZZA%20MARC&rft.date=2004-01-16&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EFR2828766B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |