BUILT IN SELF TEST (BIST) FOR CLOCK GENERATION CIRCUITRY

Testing clock division circuitry includes generating pseudo random test pattern bits for scan chain logic in programmable clock division logic circuitry and divided clock counter circuitry. A shift clock is used to shift the test pattern bits into the scan chain logic. A capture clock signal is used...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: CORSO SARMIENTO, Jorge Arturo, JINDAL, Anurag
Format: Patent
Sprache:eng ; fre ; ger
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator CORSO SARMIENTO, Jorge Arturo
JINDAL, Anurag
description Testing clock division circuitry includes generating pseudo random test pattern bits for scan chain logic in programmable clock division logic circuitry and divided clock counter circuitry. A shift clock is used to shift the test pattern bits into the scan chain logic. A capture clock signal is used in the programmable clock division logic during a non-test mode of operation. The shift clock is used to provide output shift bits from the scan chain logic to a multi-input shift register (MISR). Once all the output shift bits for the test pattern bits are provided to the MISR, a final test signature from the MISR is compared to an expected test signature to determine whether the programmable clock division logic circuitry and divided clock counter circuitry are free of faults.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP4152018B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP4152018B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP4152018B13</originalsourceid><addsrcrecordid>eNrjZLBwCvX0CVHw9FMIdvVxUwhxDQ5R0HDyDA7RVHDzD1Jw9vF39lZwd_VzDXIM8fT3U3D2DHIO9QwJiuRhYE1LzClO5YXS3AwKbq4hzh66qQX58anFBYnJqXmpJfGuASaGpkYGhhZOhsZEKAEA5eEntA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>BUILT IN SELF TEST (BIST) FOR CLOCK GENERATION CIRCUITRY</title><source>esp@cenet</source><creator>CORSO SARMIENTO, Jorge Arturo ; JINDAL, Anurag</creator><creatorcontrib>CORSO SARMIENTO, Jorge Arturo ; JINDAL, Anurag</creatorcontrib><description>Testing clock division circuitry includes generating pseudo random test pattern bits for scan chain logic in programmable clock division logic circuitry and divided clock counter circuitry. A shift clock is used to shift the test pattern bits into the scan chain logic. A capture clock signal is used in the programmable clock division logic during a non-test mode of operation. The shift clock is used to provide output shift bits from the scan chain logic to a multi-input shift register (MISR). Once all the output shift bits for the test pattern bits are provided to the MISR, a final test signature from the MISR is compared to an expected test signature to determine whether the programmable clock division logic circuitry and divided clock counter circuitry are free of faults.</description><language>eng ; fre ; ger</language><subject>MEASURING ; MEASURING ELECTRIC VARIABLES ; MEASURING MAGNETIC VARIABLES ; PHYSICS ; TESTING</subject><creationdate>2024</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20241030&amp;DB=EPODOC&amp;CC=EP&amp;NR=4152018B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20241030&amp;DB=EPODOC&amp;CC=EP&amp;NR=4152018B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>CORSO SARMIENTO, Jorge Arturo</creatorcontrib><creatorcontrib>JINDAL, Anurag</creatorcontrib><title>BUILT IN SELF TEST (BIST) FOR CLOCK GENERATION CIRCUITRY</title><description>Testing clock division circuitry includes generating pseudo random test pattern bits for scan chain logic in programmable clock division logic circuitry and divided clock counter circuitry. A shift clock is used to shift the test pattern bits into the scan chain logic. A capture clock signal is used in the programmable clock division logic during a non-test mode of operation. The shift clock is used to provide output shift bits from the scan chain logic to a multi-input shift register (MISR). Once all the output shift bits for the test pattern bits are provided to the MISR, a final test signature from the MISR is compared to an expected test signature to determine whether the programmable clock division logic circuitry and divided clock counter circuitry are free of faults.</description><subject>MEASURING</subject><subject>MEASURING ELECTRIC VARIABLES</subject><subject>MEASURING MAGNETIC VARIABLES</subject><subject>PHYSICS</subject><subject>TESTING</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2024</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLBwCvX0CVHw9FMIdvVxUwhxDQ5R0HDyDA7RVHDzD1Jw9vF39lZwd_VzDXIM8fT3U3D2DHIO9QwJiuRhYE1LzClO5YXS3AwKbq4hzh66qQX58anFBYnJqXmpJfGuASaGpkYGhhZOhsZEKAEA5eEntA</recordid><startdate>20241030</startdate><enddate>20241030</enddate><creator>CORSO SARMIENTO, Jorge Arturo</creator><creator>JINDAL, Anurag</creator><scope>EVB</scope></search><sort><creationdate>20241030</creationdate><title>BUILT IN SELF TEST (BIST) FOR CLOCK GENERATION CIRCUITRY</title><author>CORSO SARMIENTO, Jorge Arturo ; JINDAL, Anurag</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP4152018B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre ; ger</language><creationdate>2024</creationdate><topic>MEASURING</topic><topic>MEASURING ELECTRIC VARIABLES</topic><topic>MEASURING MAGNETIC VARIABLES</topic><topic>PHYSICS</topic><topic>TESTING</topic><toplevel>online_resources</toplevel><creatorcontrib>CORSO SARMIENTO, Jorge Arturo</creatorcontrib><creatorcontrib>JINDAL, Anurag</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>CORSO SARMIENTO, Jorge Arturo</au><au>JINDAL, Anurag</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>BUILT IN SELF TEST (BIST) FOR CLOCK GENERATION CIRCUITRY</title><date>2024-10-30</date><risdate>2024</risdate><abstract>Testing clock division circuitry includes generating pseudo random test pattern bits for scan chain logic in programmable clock division logic circuitry and divided clock counter circuitry. A shift clock is used to shift the test pattern bits into the scan chain logic. A capture clock signal is used in the programmable clock division logic during a non-test mode of operation. The shift clock is used to provide output shift bits from the scan chain logic to a multi-input shift register (MISR). Once all the output shift bits for the test pattern bits are provided to the MISR, a final test signature from the MISR is compared to an expected test signature to determine whether the programmable clock division logic circuitry and divided clock counter circuitry are free of faults.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; fre ; ger
recordid cdi_epo_espacenet_EP4152018B1
source esp@cenet
subjects MEASURING
MEASURING ELECTRIC VARIABLES
MEASURING MAGNETIC VARIABLES
PHYSICS
TESTING
title BUILT IN SELF TEST (BIST) FOR CLOCK GENERATION CIRCUITRY
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-22T17%3A54%3A28IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=CORSO%20SARMIENTO,%20Jorge%20Arturo&rft.date=2024-10-30&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP4152018B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true