VARYING CHANNEL WIDTH IN THREE-DIMENSIONAL MEMORY ARRAY
A memory array including a varying width channel is disclosed. The array includes a plurality of WLs, which are above a layer, where the layer can be, for example, a Select Gate Source (SGS) of the memory array, or an isolation layer to isolate a first deck of the array from a second deck of the arr...
Gespeichert in:
Hauptverfasser: | , , , , , , , |
---|---|
Format: | Patent |
Sprache: | eng ; fre ; ger |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | BASU, Dipanjan KIOUSSIS, Dimitri WANG, Chen MAYS, Ebony Lynn FASTOW, Richard LI, Yi TEWG, Junyen PAVLOPOULOS, Dimitrios |
description | A memory array including a varying width channel is disclosed. The array includes a plurality of WLs, which are above a layer, where the layer can be, for example, a Select Gate Source (SGS) of the memory array, or an isolation layer to isolate a first deck of the array from a second deck of the array. The channel extends through the plurality of word lines and at least partially through the layer. In an example, the channel comprises a first region and a second region. The first region of the channel has a first width that is at least 1 nm different from a second width of the second region of the channel. In an example, the first region extends through the plurality of word lines, and the second region extends through at least a part of the layer underneath the plurality of word lines. In one case, the first width is at least 1 nm less than a second width of the second region of the channel. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP4101004A4</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP4101004A4</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP4101004A43</originalsourceid><addsrcrecordid>eNrjZDAPcwyK9PRzV3D2cPTzc_VRCPd0CfFQ8PRTCPEIcnXVdfH0dfUL9vT3c_RR8HX19Q-KVHAMCnKM5GFgTUvMKU7lhdLcDApuriHOHrqpBfnxqcUFicmpeakl8a4BJoYGhgYGJo4mxkQoAQDxfSfA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>VARYING CHANNEL WIDTH IN THREE-DIMENSIONAL MEMORY ARRAY</title><source>esp@cenet</source><creator>BASU, Dipanjan ; KIOUSSIS, Dimitri ; WANG, Chen ; MAYS, Ebony Lynn ; FASTOW, Richard ; LI, Yi ; TEWG, Junyen ; PAVLOPOULOS, Dimitrios</creator><creatorcontrib>BASU, Dipanjan ; KIOUSSIS, Dimitri ; WANG, Chen ; MAYS, Ebony Lynn ; FASTOW, Richard ; LI, Yi ; TEWG, Junyen ; PAVLOPOULOS, Dimitrios</creatorcontrib><description>A memory array including a varying width channel is disclosed. The array includes a plurality of WLs, which are above a layer, where the layer can be, for example, a Select Gate Source (SGS) of the memory array, or an isolation layer to isolate a first deck of the array from a second deck of the array. The channel extends through the plurality of word lines and at least partially through the layer. In an example, the channel comprises a first region and a second region. The first region of the channel has a first width that is at least 1 nm different from a second width of the second region of the channel. In an example, the first region extends through the plurality of word lines, and the second region extends through at least a part of the layer underneath the plurality of word lines. In one case, the first width is at least 1 nm less than a second width of the second region of the channel.</description><language>eng ; fre ; ger</language><subject>ELECTRICITY</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20231011&DB=EPODOC&CC=EP&NR=4101004A4$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,309,781,886,25568,76551</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20231011&DB=EPODOC&CC=EP&NR=4101004A4$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>BASU, Dipanjan</creatorcontrib><creatorcontrib>KIOUSSIS, Dimitri</creatorcontrib><creatorcontrib>WANG, Chen</creatorcontrib><creatorcontrib>MAYS, Ebony Lynn</creatorcontrib><creatorcontrib>FASTOW, Richard</creatorcontrib><creatorcontrib>LI, Yi</creatorcontrib><creatorcontrib>TEWG, Junyen</creatorcontrib><creatorcontrib>PAVLOPOULOS, Dimitrios</creatorcontrib><title>VARYING CHANNEL WIDTH IN THREE-DIMENSIONAL MEMORY ARRAY</title><description>A memory array including a varying width channel is disclosed. The array includes a plurality of WLs, which are above a layer, where the layer can be, for example, a Select Gate Source (SGS) of the memory array, or an isolation layer to isolate a first deck of the array from a second deck of the array. The channel extends through the plurality of word lines and at least partially through the layer. In an example, the channel comprises a first region and a second region. The first region of the channel has a first width that is at least 1 nm different from a second width of the second region of the channel. In an example, the first region extends through the plurality of word lines, and the second region extends through at least a part of the layer underneath the plurality of word lines. In one case, the first width is at least 1 nm less than a second width of the second region of the channel.</description><subject>ELECTRICITY</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDAPcwyK9PRzV3D2cPTzc_VRCPd0CfFQ8PRTCPEIcnXVdfH0dfUL9vT3c_RR8HX19Q-KVHAMCnKM5GFgTUvMKU7lhdLcDApuriHOHrqpBfnxqcUFicmpeakl8a4BJoYGhgYGJo4mxkQoAQDxfSfA</recordid><startdate>20231011</startdate><enddate>20231011</enddate><creator>BASU, Dipanjan</creator><creator>KIOUSSIS, Dimitri</creator><creator>WANG, Chen</creator><creator>MAYS, Ebony Lynn</creator><creator>FASTOW, Richard</creator><creator>LI, Yi</creator><creator>TEWG, Junyen</creator><creator>PAVLOPOULOS, Dimitrios</creator><scope>EVB</scope></search><sort><creationdate>20231011</creationdate><title>VARYING CHANNEL WIDTH IN THREE-DIMENSIONAL MEMORY ARRAY</title><author>BASU, Dipanjan ; KIOUSSIS, Dimitri ; WANG, Chen ; MAYS, Ebony Lynn ; FASTOW, Richard ; LI, Yi ; TEWG, Junyen ; PAVLOPOULOS, Dimitrios</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP4101004A43</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre ; ger</language><creationdate>2023</creationdate><topic>ELECTRICITY</topic><toplevel>online_resources</toplevel><creatorcontrib>BASU, Dipanjan</creatorcontrib><creatorcontrib>KIOUSSIS, Dimitri</creatorcontrib><creatorcontrib>WANG, Chen</creatorcontrib><creatorcontrib>MAYS, Ebony Lynn</creatorcontrib><creatorcontrib>FASTOW, Richard</creatorcontrib><creatorcontrib>LI, Yi</creatorcontrib><creatorcontrib>TEWG, Junyen</creatorcontrib><creatorcontrib>PAVLOPOULOS, Dimitrios</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>BASU, Dipanjan</au><au>KIOUSSIS, Dimitri</au><au>WANG, Chen</au><au>MAYS, Ebony Lynn</au><au>FASTOW, Richard</au><au>LI, Yi</au><au>TEWG, Junyen</au><au>PAVLOPOULOS, Dimitrios</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>VARYING CHANNEL WIDTH IN THREE-DIMENSIONAL MEMORY ARRAY</title><date>2023-10-11</date><risdate>2023</risdate><abstract>A memory array including a varying width channel is disclosed. The array includes a plurality of WLs, which are above a layer, where the layer can be, for example, a Select Gate Source (SGS) of the memory array, or an isolation layer to isolate a first deck of the array from a second deck of the array. The channel extends through the plurality of word lines and at least partially through the layer. In an example, the channel comprises a first region and a second region. The first region of the channel has a first width that is at least 1 nm different from a second width of the second region of the channel. In an example, the first region extends through the plurality of word lines, and the second region extends through at least a part of the layer underneath the plurality of word lines. In one case, the first width is at least 1 nm less than a second width of the second region of the channel.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng ; fre ; ger |
recordid | cdi_epo_espacenet_EP4101004A4 |
source | esp@cenet |
subjects | ELECTRICITY |
title | VARYING CHANNEL WIDTH IN THREE-DIMENSIONAL MEMORY ARRAY |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-16T14%3A22%3A14IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=BASU,%20Dipanjan&rft.date=2023-10-11&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP4101004A4%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |