METHOD AND SYSTEM FOR DETERMINING CRITICAL TIMING PATHS IN A SUPERCONDUCTING CIRCUIT DESIGN

Systems and methods for determining critical timing paths in a superconducting circuit design including Josephson junctions are provided. An example method includes providing timing information concerning a plurality of source terminals of at least one logic gate coupled with a first sink terminal o...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: ACCISANO, Paul, RENERIS, Kenneth, KUPFERSCHMIDT, Mark G, SCHNEIDER, Janet L
Format: Patent
Sprache:eng ; fre ; ger
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator ACCISANO, Paul
RENERIS, Kenneth
KUPFERSCHMIDT, Mark G
SCHNEIDER, Janet L
description Systems and methods for determining critical timing paths in a superconducting circuit design including Josephson junctions are provided. An example method includes providing timing information concerning a plurality of source terminals of at least one logic gate coupled with a first sink terminal of the at least one logic gate. The method further includes using a processor, determining whether, in view of the timing information, the first sink terminal is reachable by a single flux quantum (SFQ) pulse within a predetermined range of arrival time based on an assigned first phase to the at least one logic gate.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP3984132B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP3984132B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP3984132B13</originalsourceid><addsrcrecordid>eNqNizsKAjEUANNYiHqHdwGLNRZaxuTt5oH5kLwUYrEsEivRhfX--MEDWA0DM3Nxdsg2GFDeQD5lRgdtSGCQMTny5DvQiZi0OgKT-3hUbDOQBwW5REw6eFM0f1NKuhC_90ydX4rZdbhNdfXjQkCLrO26jo--TuNwqff67DHK_W7byM2hkX8kLyJbMbM</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>METHOD AND SYSTEM FOR DETERMINING CRITICAL TIMING PATHS IN A SUPERCONDUCTING CIRCUIT DESIGN</title><source>esp@cenet</source><creator>ACCISANO, Paul ; RENERIS, Kenneth ; KUPFERSCHMIDT, Mark G ; SCHNEIDER, Janet L</creator><creatorcontrib>ACCISANO, Paul ; RENERIS, Kenneth ; KUPFERSCHMIDT, Mark G ; SCHNEIDER, Janet L</creatorcontrib><description>Systems and methods for determining critical timing paths in a superconducting circuit design including Josephson junctions are provided. An example method includes providing timing information concerning a plurality of source terminals of at least one logic gate coupled with a first sink terminal of the at least one logic gate. The method further includes using a processor, determining whether, in view of the timing information, the first sink terminal is reachable by a single flux quantum (SFQ) pulse within a predetermined range of arrival time based on an assigned first phase to the at least one logic gate.</description><language>eng ; fre ; ger</language><subject>BASIC ELECTRONIC CIRCUITRY ; CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; ELECTRICITY ; PHYSICS ; PULSE TECHNIQUE</subject><creationdate>2024</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240821&amp;DB=EPODOC&amp;CC=EP&amp;NR=3984132B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25544,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240821&amp;DB=EPODOC&amp;CC=EP&amp;NR=3984132B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>ACCISANO, Paul</creatorcontrib><creatorcontrib>RENERIS, Kenneth</creatorcontrib><creatorcontrib>KUPFERSCHMIDT, Mark G</creatorcontrib><creatorcontrib>SCHNEIDER, Janet L</creatorcontrib><title>METHOD AND SYSTEM FOR DETERMINING CRITICAL TIMING PATHS IN A SUPERCONDUCTING CIRCUIT DESIGN</title><description>Systems and methods for determining critical timing paths in a superconducting circuit design including Josephson junctions are provided. An example method includes providing timing information concerning a plurality of source terminals of at least one logic gate coupled with a first sink terminal of the at least one logic gate. The method further includes using a processor, determining whether, in view of the timing information, the first sink terminal is reachable by a single flux quantum (SFQ) pulse within a predetermined range of arrival time based on an assigned first phase to the at least one logic gate.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>ELECTRICITY</subject><subject>PHYSICS</subject><subject>PULSE TECHNIQUE</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2024</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNizsKAjEUANNYiHqHdwGLNRZaxuTt5oH5kLwUYrEsEivRhfX--MEDWA0DM3Nxdsg2GFDeQD5lRgdtSGCQMTny5DvQiZi0OgKT-3hUbDOQBwW5REw6eFM0f1NKuhC_90ydX4rZdbhNdfXjQkCLrO26jo--TuNwqff67DHK_W7byM2hkX8kLyJbMbM</recordid><startdate>20240821</startdate><enddate>20240821</enddate><creator>ACCISANO, Paul</creator><creator>RENERIS, Kenneth</creator><creator>KUPFERSCHMIDT, Mark G</creator><creator>SCHNEIDER, Janet L</creator><scope>EVB</scope></search><sort><creationdate>20240821</creationdate><title>METHOD AND SYSTEM FOR DETERMINING CRITICAL TIMING PATHS IN A SUPERCONDUCTING CIRCUIT DESIGN</title><author>ACCISANO, Paul ; RENERIS, Kenneth ; KUPFERSCHMIDT, Mark G ; SCHNEIDER, Janet L</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP3984132B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre ; ger</language><creationdate>2024</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>ELECTRICITY</topic><topic>PHYSICS</topic><topic>PULSE TECHNIQUE</topic><toplevel>online_resources</toplevel><creatorcontrib>ACCISANO, Paul</creatorcontrib><creatorcontrib>RENERIS, Kenneth</creatorcontrib><creatorcontrib>KUPFERSCHMIDT, Mark G</creatorcontrib><creatorcontrib>SCHNEIDER, Janet L</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>ACCISANO, Paul</au><au>RENERIS, Kenneth</au><au>KUPFERSCHMIDT, Mark G</au><au>SCHNEIDER, Janet L</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>METHOD AND SYSTEM FOR DETERMINING CRITICAL TIMING PATHS IN A SUPERCONDUCTING CIRCUIT DESIGN</title><date>2024-08-21</date><risdate>2024</risdate><abstract>Systems and methods for determining critical timing paths in a superconducting circuit design including Josephson junctions are provided. An example method includes providing timing information concerning a plurality of source terminals of at least one logic gate coupled with a first sink terminal of the at least one logic gate. The method further includes using a processor, determining whether, in view of the timing information, the first sink terminal is reachable by a single flux quantum (SFQ) pulse within a predetermined range of arrival time based on an assigned first phase to the at least one logic gate.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; fre ; ger
recordid cdi_epo_espacenet_EP3984132B1
source esp@cenet
subjects BASIC ELECTRONIC CIRCUITRY
CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
ELECTRICITY
PHYSICS
PULSE TECHNIQUE
title METHOD AND SYSTEM FOR DETERMINING CRITICAL TIMING PATHS IN A SUPERCONDUCTING CIRCUIT DESIGN
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-28T00%3A34%3A45IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=ACCISANO,%20Paul&rft.date=2024-08-21&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP3984132B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true