CIRCUIT FOR SELECTIVELY PROVIDING CLOCK SIGNALS

The disclosed circuit arrangements include a logic circuit, input register logic coupled to the logic circuit and including a first plurality of bi-stable circuits and a control circuit coupled to the input register logic. The control circuit is configured to generate a plurality of delayed clock si...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: FU, Robert, I, GAIDE, Brian, C, GANUSOV, Ilya, K, NGUYEN, Chi, M
Format: Patent
Sprache:eng ; fre ; ger
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator FU, Robert, I
GAIDE, Brian, C
GANUSOV, Ilya, K
NGUYEN, Chi, M
description The disclosed circuit arrangements include a logic circuit, input register logic coupled to the logic circuit and including a first plurality of bi-stable circuits and a control circuit coupled to the input register logic. The control circuit is configured to generate a plurality of delayed clock signals from an input clock signal. The plurality of delayed clock signals include a first delayed clock signal and a second delayed clock signal. The control circuit selectively provides one or more of the delayed clock signals or the input clock signal to clock inputs of the first plurality of bi-stable circuits and selectively provides one or more of the delayed clock signals or the input clock signal to the logic circuit. The control circuit includes a variable clock delay logic circuit configured to equalize a clock delay to the input register logic with a clock delay to the logic circuit.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP3729646B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP3729646B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP3729646B13</originalsourceid><addsrcrecordid>eNrjZNB39gxyDvUMUXDzD1IIdvVxdQ7xDHP1iVQICPIP83Tx9HNXcPbxd_ZWCPZ093P0CeZhYE1LzClO5YXS3AwKbq4hzh66qQX58anFBYnJqXmpJfGuAcbmRpZmJmZOhsZEKAEA0_El3A</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>CIRCUIT FOR SELECTIVELY PROVIDING CLOCK SIGNALS</title><source>esp@cenet</source><creator>FU, Robert, I ; GAIDE, Brian, C ; GANUSOV, Ilya, K ; NGUYEN, Chi, M</creator><creatorcontrib>FU, Robert, I ; GAIDE, Brian, C ; GANUSOV, Ilya, K ; NGUYEN, Chi, M</creatorcontrib><description>The disclosed circuit arrangements include a logic circuit, input register logic coupled to the logic circuit and including a first plurality of bi-stable circuits and a control circuit coupled to the input register logic. The control circuit is configured to generate a plurality of delayed clock signals from an input clock signal. The plurality of delayed clock signals include a first delayed clock signal and a second delayed clock signal. The control circuit selectively provides one or more of the delayed clock signals or the input clock signal to clock inputs of the first plurality of bi-stable circuits and selectively provides one or more of the delayed clock signals or the input clock signal to the logic circuit. The control circuit includes a variable clock delay logic circuit configured to equalize a clock delay to the input register logic with a clock delay to the logic circuit.</description><language>eng ; fre ; ger</language><subject>BASIC ELECTRONIC CIRCUITRY ; ELECTRICITY ; PULSE TECHNIQUE</subject><creationdate>2022</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20220810&amp;DB=EPODOC&amp;CC=EP&amp;NR=3729646B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20220810&amp;DB=EPODOC&amp;CC=EP&amp;NR=3729646B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>FU, Robert, I</creatorcontrib><creatorcontrib>GAIDE, Brian, C</creatorcontrib><creatorcontrib>GANUSOV, Ilya, K</creatorcontrib><creatorcontrib>NGUYEN, Chi, M</creatorcontrib><title>CIRCUIT FOR SELECTIVELY PROVIDING CLOCK SIGNALS</title><description>The disclosed circuit arrangements include a logic circuit, input register logic coupled to the logic circuit and including a first plurality of bi-stable circuits and a control circuit coupled to the input register logic. The control circuit is configured to generate a plurality of delayed clock signals from an input clock signal. The plurality of delayed clock signals include a first delayed clock signal and a second delayed clock signal. The control circuit selectively provides one or more of the delayed clock signals or the input clock signal to clock inputs of the first plurality of bi-stable circuits and selectively provides one or more of the delayed clock signals or the input clock signal to the logic circuit. The control circuit includes a variable clock delay logic circuit configured to equalize a clock delay to the input register logic with a clock delay to the logic circuit.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRICITY</subject><subject>PULSE TECHNIQUE</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2022</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZNB39gxyDvUMUXDzD1IIdvVxdQ7xDHP1iVQICPIP83Tx9HNXcPbxd_ZWCPZ093P0CeZhYE1LzClO5YXS3AwKbq4hzh66qQX58anFBYnJqXmpJfGuAcbmRpZmJmZOhsZEKAEA0_El3A</recordid><startdate>20220810</startdate><enddate>20220810</enddate><creator>FU, Robert, I</creator><creator>GAIDE, Brian, C</creator><creator>GANUSOV, Ilya, K</creator><creator>NGUYEN, Chi, M</creator><scope>EVB</scope></search><sort><creationdate>20220810</creationdate><title>CIRCUIT FOR SELECTIVELY PROVIDING CLOCK SIGNALS</title><author>FU, Robert, I ; GAIDE, Brian, C ; GANUSOV, Ilya, K ; NGUYEN, Chi, M</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP3729646B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre ; ger</language><creationdate>2022</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRICITY</topic><topic>PULSE TECHNIQUE</topic><toplevel>online_resources</toplevel><creatorcontrib>FU, Robert, I</creatorcontrib><creatorcontrib>GAIDE, Brian, C</creatorcontrib><creatorcontrib>GANUSOV, Ilya, K</creatorcontrib><creatorcontrib>NGUYEN, Chi, M</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>FU, Robert, I</au><au>GAIDE, Brian, C</au><au>GANUSOV, Ilya, K</au><au>NGUYEN, Chi, M</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>CIRCUIT FOR SELECTIVELY PROVIDING CLOCK SIGNALS</title><date>2022-08-10</date><risdate>2022</risdate><abstract>The disclosed circuit arrangements include a logic circuit, input register logic coupled to the logic circuit and including a first plurality of bi-stable circuits and a control circuit coupled to the input register logic. The control circuit is configured to generate a plurality of delayed clock signals from an input clock signal. The plurality of delayed clock signals include a first delayed clock signal and a second delayed clock signal. The control circuit selectively provides one or more of the delayed clock signals or the input clock signal to clock inputs of the first plurality of bi-stable circuits and selectively provides one or more of the delayed clock signals or the input clock signal to the logic circuit. The control circuit includes a variable clock delay logic circuit configured to equalize a clock delay to the input register logic with a clock delay to the logic circuit.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; fre ; ger
recordid cdi_epo_espacenet_EP3729646B1
source esp@cenet
subjects BASIC ELECTRONIC CIRCUITRY
ELECTRICITY
PULSE TECHNIQUE
title CIRCUIT FOR SELECTIVELY PROVIDING CLOCK SIGNALS
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-23T08%3A41%3A10IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=FU,%20Robert,%20I&rft.date=2022-08-10&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP3729646B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true