ENSURING A CORRECT PROGRAM SEQUENCE IN A DUAL-PROCESSOR ARCHITECTURE

A method of ensuring a correct program sequence in a dual-Processor module that includes Processor A and Processor B. Processor A and Processor B are both coupled to a common memory. Processor A and Processor B each execute a first safety program and each generate an instruction stream therefrom. At...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: FOOSE, Alan, DEHAAS, Drew Christian, VAN WENSEN, Aad, BEERENS, Anton, FARMER, Jonathan
Format: Patent
Sprache:eng ; fre ; ger
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator FOOSE, Alan
DEHAAS, Drew Christian
VAN WENSEN, Aad
BEERENS, Anton
FARMER, Jonathan
description A method of ensuring a correct program sequence in a dual-Processor module that includes Processor A and Processor B. Processor A and Processor B are both coupled to a common memory. Processor A and Processor B each execute a first safety program and each generate an instruction stream therefrom. At one or more points in time while running the first safety program, Processor A reads its program counter value from a current instruction being executed and generates therefrom a current Processor A CRC value, and Processor B reading its program counter value from the same current instruction being executed generates therefrom a current Processor B CRC value. Processor A transfers its current CRC value to Processor B and/or Processor B transfers its current CRC value to Processor A, and these CRC values are compared. A safety action is triggered if the comparing determines non-matching current CRC values.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP3673373A4</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP3673373A4</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP3673373A43</originalsourceid><addsrcrecordid>eNrjZHBx9QsODfL0c1dwVHD2DwpydQ5RCAjydw9y9FUIdg0MdfVzdlXw9APKuoQ6-ugCpZxdg4P9gxQcg5w9PEOAykODXHkYWNMSc4pTeaE0N4OCm2uIs4duakF-fGpxQWJyal5qSbxrgLGZubGxubGjiTERSgAFUSt2</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>ENSURING A CORRECT PROGRAM SEQUENCE IN A DUAL-PROCESSOR ARCHITECTURE</title><source>esp@cenet</source><creator>FOOSE, Alan ; DEHAAS, Drew Christian ; VAN WENSEN, Aad ; BEERENS, Anton ; FARMER, Jonathan</creator><creatorcontrib>FOOSE, Alan ; DEHAAS, Drew Christian ; VAN WENSEN, Aad ; BEERENS, Anton ; FARMER, Jonathan</creatorcontrib><description>A method of ensuring a correct program sequence in a dual-Processor module that includes Processor A and Processor B. Processor A and Processor B are both coupled to a common memory. Processor A and Processor B each execute a first safety program and each generate an instruction stream therefrom. At one or more points in time while running the first safety program, Processor A reads its program counter value from a current instruction being executed and generates therefrom a current Processor A CRC value, and Processor B reading its program counter value from the same current instruction being executed generates therefrom a current Processor B CRC value. Processor A transfers its current CRC value to Processor B and/or Processor B transfers its current CRC value to Processor A, and these CRC values are compared. A safety action is triggered if the comparing determines non-matching current CRC values.</description><language>eng ; fre ; ger</language><subject>CALCULATING ; COMPUTING ; CONTROL OR REGULATING SYSTEMS IN GENERAL ; CONTROLLING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; FUNCTIONAL ELEMENTS OF SUCH SYSTEMS ; MONITORING OR TESTING ARRANGEMENTS FOR SUCH SYSTEMS ORELEMENTS ; PHYSICS ; REGULATING</subject><creationdate>2021</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20210428&amp;DB=EPODOC&amp;CC=EP&amp;NR=3673373A4$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20210428&amp;DB=EPODOC&amp;CC=EP&amp;NR=3673373A4$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>FOOSE, Alan</creatorcontrib><creatorcontrib>DEHAAS, Drew Christian</creatorcontrib><creatorcontrib>VAN WENSEN, Aad</creatorcontrib><creatorcontrib>BEERENS, Anton</creatorcontrib><creatorcontrib>FARMER, Jonathan</creatorcontrib><title>ENSURING A CORRECT PROGRAM SEQUENCE IN A DUAL-PROCESSOR ARCHITECTURE</title><description>A method of ensuring a correct program sequence in a dual-Processor module that includes Processor A and Processor B. Processor A and Processor B are both coupled to a common memory. Processor A and Processor B each execute a first safety program and each generate an instruction stream therefrom. At one or more points in time while running the first safety program, Processor A reads its program counter value from a current instruction being executed and generates therefrom a current Processor A CRC value, and Processor B reading its program counter value from the same current instruction being executed generates therefrom a current Processor B CRC value. Processor A transfers its current CRC value to Processor B and/or Processor B transfers its current CRC value to Processor A, and these CRC values are compared. A safety action is triggered if the comparing determines non-matching current CRC values.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>CONTROL OR REGULATING SYSTEMS IN GENERAL</subject><subject>CONTROLLING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>FUNCTIONAL ELEMENTS OF SUCH SYSTEMS</subject><subject>MONITORING OR TESTING ARRANGEMENTS FOR SUCH SYSTEMS ORELEMENTS</subject><subject>PHYSICS</subject><subject>REGULATING</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2021</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZHBx9QsODfL0c1dwVHD2DwpydQ5RCAjydw9y9FUIdg0MdfVzdlXw9APKuoQ6-ugCpZxdg4P9gxQcg5w9PEOAykODXHkYWNMSc4pTeaE0N4OCm2uIs4duakF-fGpxQWJyal5qSbxrgLGZubGxubGjiTERSgAFUSt2</recordid><startdate>20210428</startdate><enddate>20210428</enddate><creator>FOOSE, Alan</creator><creator>DEHAAS, Drew Christian</creator><creator>VAN WENSEN, Aad</creator><creator>BEERENS, Anton</creator><creator>FARMER, Jonathan</creator><scope>EVB</scope></search><sort><creationdate>20210428</creationdate><title>ENSURING A CORRECT PROGRAM SEQUENCE IN A DUAL-PROCESSOR ARCHITECTURE</title><author>FOOSE, Alan ; DEHAAS, Drew Christian ; VAN WENSEN, Aad ; BEERENS, Anton ; FARMER, Jonathan</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP3673373A43</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre ; ger</language><creationdate>2021</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>CONTROL OR REGULATING SYSTEMS IN GENERAL</topic><topic>CONTROLLING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>FUNCTIONAL ELEMENTS OF SUCH SYSTEMS</topic><topic>MONITORING OR TESTING ARRANGEMENTS FOR SUCH SYSTEMS ORELEMENTS</topic><topic>PHYSICS</topic><topic>REGULATING</topic><toplevel>online_resources</toplevel><creatorcontrib>FOOSE, Alan</creatorcontrib><creatorcontrib>DEHAAS, Drew Christian</creatorcontrib><creatorcontrib>VAN WENSEN, Aad</creatorcontrib><creatorcontrib>BEERENS, Anton</creatorcontrib><creatorcontrib>FARMER, Jonathan</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>FOOSE, Alan</au><au>DEHAAS, Drew Christian</au><au>VAN WENSEN, Aad</au><au>BEERENS, Anton</au><au>FARMER, Jonathan</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>ENSURING A CORRECT PROGRAM SEQUENCE IN A DUAL-PROCESSOR ARCHITECTURE</title><date>2021-04-28</date><risdate>2021</risdate><abstract>A method of ensuring a correct program sequence in a dual-Processor module that includes Processor A and Processor B. Processor A and Processor B are both coupled to a common memory. Processor A and Processor B each execute a first safety program and each generate an instruction stream therefrom. At one or more points in time while running the first safety program, Processor A reads its program counter value from a current instruction being executed and generates therefrom a current Processor A CRC value, and Processor B reading its program counter value from the same current instruction being executed generates therefrom a current Processor B CRC value. Processor A transfers its current CRC value to Processor B and/or Processor B transfers its current CRC value to Processor A, and these CRC values are compared. A safety action is triggered if the comparing determines non-matching current CRC values.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; fre ; ger
recordid cdi_epo_espacenet_EP3673373A4
source esp@cenet
subjects CALCULATING
COMPUTING
CONTROL OR REGULATING SYSTEMS IN GENERAL
CONTROLLING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
FUNCTIONAL ELEMENTS OF SUCH SYSTEMS
MONITORING OR TESTING ARRANGEMENTS FOR SUCH SYSTEMS ORELEMENTS
PHYSICS
REGULATING
title ENSURING A CORRECT PROGRAM SEQUENCE IN A DUAL-PROCESSOR ARCHITECTURE
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-01T17%3A33%3A21IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=FOOSE,%20Alan&rft.date=2021-04-28&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP3673373A4%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true