APPARATUS AND METHOD FOR TRANSMITTING A SIGNAL BETWEEN FIRST AND SECOND CLOCK DOMAINS
An apparatus and method for transmitting signals between two clock domains in which at least one of a phase and a frequency of clock signals in the two clock domains is misaligned. The apparatus includes a first primary interface (78) and a first redundant interface (80) in the first clock domain fo...
Gespeichert in:
Hauptverfasser: | , , , , |
---|---|
Format: | Patent |
Sprache: | eng ; fre ; ger |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | TUNE, Andrew David HAWKINS, David Joseph PONTES, Julian Jose Hilgemberg MALIK, Saira Samar GENG, Guanghui |
description | An apparatus and method for transmitting signals between two clock domains in which at least one of a phase and a frequency of clock signals in the two clock domains is misaligned. The apparatus includes a first primary interface (78) and a first redundant interface (80) in the first clock domain for receiving a primary signal and a first checking signal respectively, and a second primary interface (82) and second redundant interface (84) in the second clock domain for outputting the primary signal and a second redundant signal respectively. The primary signal and the checking signals are separated by a predetermined time delay and the second checking signal is generated in the second clock domain based on the primary signal. Checking circuitry (87) is provided in the second clock domain to perform an error checking procedure based on the two checking signals and to provide the second checking signal to the second redundant interface. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP3573240B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP3573240B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP3573240B13</originalsourceid><addsrcrecordid>eNqNy00KwjAQQOFsXIh6h7mAoEZxPU0mbbD5IZnSZSkSV6KFen8U8QCuvs17S9FhjJiQuwzoNTjiJmgwIQEn9NlZZutrQMi29thCRdwTeTA2Zf4umVT4oNqgLqCDQ-vzWixu430um58rAYZYNdsyPYcyT-O1PMproChPZ3k47qq9_CN5A-XiL70</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>APPARATUS AND METHOD FOR TRANSMITTING A SIGNAL BETWEEN FIRST AND SECOND CLOCK DOMAINS</title><source>esp@cenet</source><creator>TUNE, Andrew David ; HAWKINS, David Joseph ; PONTES, Julian Jose Hilgemberg ; MALIK, Saira Samar ; GENG, Guanghui</creator><creatorcontrib>TUNE, Andrew David ; HAWKINS, David Joseph ; PONTES, Julian Jose Hilgemberg ; MALIK, Saira Samar ; GENG, Guanghui</creatorcontrib><description>An apparatus and method for transmitting signals between two clock domains in which at least one of a phase and a frequency of clock signals in the two clock domains is misaligned. The apparatus includes a first primary interface (78) and a first redundant interface (80) in the first clock domain for receiving a primary signal and a first checking signal respectively, and a second primary interface (82) and second redundant interface (84) in the second clock domain for outputting the primary signal and a second redundant signal respectively. The primary signal and the checking signals are separated by a predetermined time delay and the second checking signal is generated in the second clock domain based on the primary signal. Checking circuitry (87) is provided in the second clock domain to perform an error checking procedure based on the two checking signals and to provide the second checking signal to the second redundant interface.</description><language>eng ; fre ; ger</language><subject>BASIC ELECTRONIC CIRCUITRY ; ELECTRICITY ; PULSE TECHNIQUE</subject><creationdate>2021</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20210825&DB=EPODOC&CC=EP&NR=3573240B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20210825&DB=EPODOC&CC=EP&NR=3573240B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>TUNE, Andrew David</creatorcontrib><creatorcontrib>HAWKINS, David Joseph</creatorcontrib><creatorcontrib>PONTES, Julian Jose Hilgemberg</creatorcontrib><creatorcontrib>MALIK, Saira Samar</creatorcontrib><creatorcontrib>GENG, Guanghui</creatorcontrib><title>APPARATUS AND METHOD FOR TRANSMITTING A SIGNAL BETWEEN FIRST AND SECOND CLOCK DOMAINS</title><description>An apparatus and method for transmitting signals between two clock domains in which at least one of a phase and a frequency of clock signals in the two clock domains is misaligned. The apparatus includes a first primary interface (78) and a first redundant interface (80) in the first clock domain for receiving a primary signal and a first checking signal respectively, and a second primary interface (82) and second redundant interface (84) in the second clock domain for outputting the primary signal and a second redundant signal respectively. The primary signal and the checking signals are separated by a predetermined time delay and the second checking signal is generated in the second clock domain based on the primary signal. Checking circuitry (87) is provided in the second clock domain to perform an error checking procedure based on the two checking signals and to provide the second checking signal to the second redundant interface.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRICITY</subject><subject>PULSE TECHNIQUE</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2021</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNy00KwjAQQOFsXIh6h7mAoEZxPU0mbbD5IZnSZSkSV6KFen8U8QCuvs17S9FhjJiQuwzoNTjiJmgwIQEn9NlZZutrQMi29thCRdwTeTA2Zf4umVT4oNqgLqCDQ-vzWixu430um58rAYZYNdsyPYcyT-O1PMproChPZ3k47qq9_CN5A-XiL70</recordid><startdate>20210825</startdate><enddate>20210825</enddate><creator>TUNE, Andrew David</creator><creator>HAWKINS, David Joseph</creator><creator>PONTES, Julian Jose Hilgemberg</creator><creator>MALIK, Saira Samar</creator><creator>GENG, Guanghui</creator><scope>EVB</scope></search><sort><creationdate>20210825</creationdate><title>APPARATUS AND METHOD FOR TRANSMITTING A SIGNAL BETWEEN FIRST AND SECOND CLOCK DOMAINS</title><author>TUNE, Andrew David ; HAWKINS, David Joseph ; PONTES, Julian Jose Hilgemberg ; MALIK, Saira Samar ; GENG, Guanghui</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP3573240B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre ; ger</language><creationdate>2021</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRICITY</topic><topic>PULSE TECHNIQUE</topic><toplevel>online_resources</toplevel><creatorcontrib>TUNE, Andrew David</creatorcontrib><creatorcontrib>HAWKINS, David Joseph</creatorcontrib><creatorcontrib>PONTES, Julian Jose Hilgemberg</creatorcontrib><creatorcontrib>MALIK, Saira Samar</creatorcontrib><creatorcontrib>GENG, Guanghui</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>TUNE, Andrew David</au><au>HAWKINS, David Joseph</au><au>PONTES, Julian Jose Hilgemberg</au><au>MALIK, Saira Samar</au><au>GENG, Guanghui</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>APPARATUS AND METHOD FOR TRANSMITTING A SIGNAL BETWEEN FIRST AND SECOND CLOCK DOMAINS</title><date>2021-08-25</date><risdate>2021</risdate><abstract>An apparatus and method for transmitting signals between two clock domains in which at least one of a phase and a frequency of clock signals in the two clock domains is misaligned. The apparatus includes a first primary interface (78) and a first redundant interface (80) in the first clock domain for receiving a primary signal and a first checking signal respectively, and a second primary interface (82) and second redundant interface (84) in the second clock domain for outputting the primary signal and a second redundant signal respectively. The primary signal and the checking signals are separated by a predetermined time delay and the second checking signal is generated in the second clock domain based on the primary signal. Checking circuitry (87) is provided in the second clock domain to perform an error checking procedure based on the two checking signals and to provide the second checking signal to the second redundant interface.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng ; fre ; ger |
recordid | cdi_epo_espacenet_EP3573240B1 |
source | esp@cenet |
subjects | BASIC ELECTRONIC CIRCUITRY ELECTRICITY PULSE TECHNIQUE |
title | APPARATUS AND METHOD FOR TRANSMITTING A SIGNAL BETWEEN FIRST AND SECOND CLOCK DOMAINS |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-05T13%3A20%3A46IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=TUNE,%20Andrew%20David&rft.date=2021-08-25&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP3573240B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |