SELECTIVE COUPLING OF POWER RAILS TO A MEMORY DOMAIN(S) IN A PROCESSOR-BASED SYSTEM

Selective coupling of power rails to memory domain(s) in processor-based system, such as to reduce or avoid the need to provide intentional decoupling capacitance in logic domain(s) is disclosed. To avoid or reduce providing additional intentional decoupling capacitance in logic domain to mitigate v...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: NATEKAR, Neel, Shashank, KOLLA, Yeshwant, Nagaraj
Format: Patent
Sprache:eng ; fre ; ger
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator NATEKAR, Neel, Shashank
KOLLA, Yeshwant, Nagaraj
description Selective coupling of power rails to memory domain(s) in processor-based system, such as to reduce or avoid the need to provide intentional decoupling capacitance in logic domain(s) is disclosed. To avoid or reduce providing additional intentional decoupling capacitance in logic domain to mitigate voltage droops on logic power rail, power rail selection circuit is provided. The power rail selection circuit is configured to couple memory domain to a logic power rail when the logic power rail can satisfy a minimum operating voltage of memory arrays. The additional intrinsic decoupling capacitance of the memory arrays is coupled to the logic power rail. However, if the operating voltage of the logic power rail is scaled down below the minimum operating voltage of the memory arrays when the logic domain does not need higher operation functionality, the power rail selection circuit is configured to couple the memory domain to separate memory power rail.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP3283936A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP3283936A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP3283936A13</originalsourceid><addsrcrecordid>eNqNyrEKwjAQgOEsDqK-w406dNCA6HimVw0kuZCLSqdSJE6ihfr-6OADOP3w8U-VCDky2V4IDJ-js-EI3EDkKyVIaJ1AZkDw5Dm1ULNHG5ayAhu-GhMbEuFUHVCoBmklk5-ryb1_jGXx60xBQ9mcqjK8ujIO_a08y7ujqDc7vddbXOs_lg95VS8q</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>SELECTIVE COUPLING OF POWER RAILS TO A MEMORY DOMAIN(S) IN A PROCESSOR-BASED SYSTEM</title><source>esp@cenet</source><creator>NATEKAR, Neel, Shashank ; KOLLA, Yeshwant, Nagaraj</creator><creatorcontrib>NATEKAR, Neel, Shashank ; KOLLA, Yeshwant, Nagaraj</creatorcontrib><description>Selective coupling of power rails to memory domain(s) in processor-based system, such as to reduce or avoid the need to provide intentional decoupling capacitance in logic domain(s) is disclosed. To avoid or reduce providing additional intentional decoupling capacitance in logic domain to mitigate voltage droops on logic power rail, power rail selection circuit is provided. The power rail selection circuit is configured to couple memory domain to a logic power rail when the logic power rail can satisfy a minimum operating voltage of memory arrays. The additional intrinsic decoupling capacitance of the memory arrays is coupled to the logic power rail. However, if the operating voltage of the logic power rail is scaled down below the minimum operating voltage of the memory arrays when the logic domain does not need higher operation functionality, the power rail selection circuit is configured to couple the memory domain to separate memory power rail.</description><language>eng ; fre ; ger</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2018</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20180221&amp;DB=EPODOC&amp;CC=EP&amp;NR=3283936A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20180221&amp;DB=EPODOC&amp;CC=EP&amp;NR=3283936A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>NATEKAR, Neel, Shashank</creatorcontrib><creatorcontrib>KOLLA, Yeshwant, Nagaraj</creatorcontrib><title>SELECTIVE COUPLING OF POWER RAILS TO A MEMORY DOMAIN(S) IN A PROCESSOR-BASED SYSTEM</title><description>Selective coupling of power rails to memory domain(s) in processor-based system, such as to reduce or avoid the need to provide intentional decoupling capacitance in logic domain(s) is disclosed. To avoid or reduce providing additional intentional decoupling capacitance in logic domain to mitigate voltage droops on logic power rail, power rail selection circuit is provided. The power rail selection circuit is configured to couple memory domain to a logic power rail when the logic power rail can satisfy a minimum operating voltage of memory arrays. The additional intrinsic decoupling capacitance of the memory arrays is coupled to the logic power rail. However, if the operating voltage of the logic power rail is scaled down below the minimum operating voltage of the memory arrays when the logic domain does not need higher operation functionality, the power rail selection circuit is configured to couple the memory domain to separate memory power rail.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2018</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNyrEKwjAQgOEsDqK-w406dNCA6HimVw0kuZCLSqdSJE6ihfr-6OADOP3w8U-VCDky2V4IDJ-js-EI3EDkKyVIaJ1AZkDw5Dm1ULNHG5ayAhu-GhMbEuFUHVCoBmklk5-ryb1_jGXx60xBQ9mcqjK8ujIO_a08y7ujqDc7vddbXOs_lg95VS8q</recordid><startdate>20180221</startdate><enddate>20180221</enddate><creator>NATEKAR, Neel, Shashank</creator><creator>KOLLA, Yeshwant, Nagaraj</creator><scope>EVB</scope></search><sort><creationdate>20180221</creationdate><title>SELECTIVE COUPLING OF POWER RAILS TO A MEMORY DOMAIN(S) IN A PROCESSOR-BASED SYSTEM</title><author>NATEKAR, Neel, Shashank ; KOLLA, Yeshwant, Nagaraj</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP3283936A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre ; ger</language><creationdate>2018</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>NATEKAR, Neel, Shashank</creatorcontrib><creatorcontrib>KOLLA, Yeshwant, Nagaraj</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>NATEKAR, Neel, Shashank</au><au>KOLLA, Yeshwant, Nagaraj</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>SELECTIVE COUPLING OF POWER RAILS TO A MEMORY DOMAIN(S) IN A PROCESSOR-BASED SYSTEM</title><date>2018-02-21</date><risdate>2018</risdate><abstract>Selective coupling of power rails to memory domain(s) in processor-based system, such as to reduce or avoid the need to provide intentional decoupling capacitance in logic domain(s) is disclosed. To avoid or reduce providing additional intentional decoupling capacitance in logic domain to mitigate voltage droops on logic power rail, power rail selection circuit is provided. The power rail selection circuit is configured to couple memory domain to a logic power rail when the logic power rail can satisfy a minimum operating voltage of memory arrays. The additional intrinsic decoupling capacitance of the memory arrays is coupled to the logic power rail. However, if the operating voltage of the logic power rail is scaled down below the minimum operating voltage of the memory arrays when the logic domain does not need higher operation functionality, the power rail selection circuit is configured to couple the memory domain to separate memory power rail.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; fre ; ger
recordid cdi_epo_espacenet_EP3283936A1
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
INFORMATION STORAGE
PHYSICS
STATIC STORES
title SELECTIVE COUPLING OF POWER RAILS TO A MEMORY DOMAIN(S) IN A PROCESSOR-BASED SYSTEM
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-01T19%3A29%3A12IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=NATEKAR,%20Neel,%20Shashank&rft.date=2018-02-21&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP3283936A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true