DELAY CIRCUIT WITH PARALLEL DELAY LINES AND INTERNAL SWITCHES BETWEEN THE DELAY LINES
Systems and methods for delay control are described herein. In one embodiment, a delay circuit comprises a first delay path and a second delay path. The delay circuit also comprises a plurality of switches, wherein each switch is coupled between different points on the first and second delay paths,...
Gespeichert in:
Hauptverfasser: | , , , , |
---|---|
Format: | Patent |
Sprache: | eng ; fre ; ger |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | SINGH, Guneet KIM, Robert Won Chol SRINIVAS, Vaishnav CHENG, Yuehchun Claire DIFFENDERFER, Jan Christian |
description | Systems and methods for delay control are described herein. In one embodiment, a delay circuit comprises a first delay path and a second delay path. The delay circuit also comprises a plurality of switches, wherein each switch is coupled between different points on the first and second delay paths, and each switch is configured to turn on or off in response to a respective one of a plurality of select signals. The delay circuit further comprises a multiplexer having a first input coupled to an output of the first delay path, a second input coupled to an output of the second delay path, and an output coupled to an output of the delay circuit, wherein the multiplexer is configured to selectively couple one of the outputs of the first and second delay paths to the output of the delay circuit in response to a second select signal. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP3195317B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP3195317B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP3195317B13</originalsourceid><addsrcrecordid>eNrjZAh1cfVxjFRw9gxyDvUMUQj3DPFQCHAMcvTxcfVRgMj5ePq5Bis4-rkoePqFuAb5OfooBAPVOXsARZ1cQ8JdXf0UQjxckVXzMLCmJeYUp_JCaW4GBTdXoA7d1IL8-NTigsTk1LzUknjXAGNDS1NjQ3MnQ2MilAAA3_ovxA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>DELAY CIRCUIT WITH PARALLEL DELAY LINES AND INTERNAL SWITCHES BETWEEN THE DELAY LINES</title><source>esp@cenet</source><creator>SINGH, Guneet ; KIM, Robert Won Chol ; SRINIVAS, Vaishnav ; CHENG, Yuehchun Claire ; DIFFENDERFER, Jan Christian</creator><creatorcontrib>SINGH, Guneet ; KIM, Robert Won Chol ; SRINIVAS, Vaishnav ; CHENG, Yuehchun Claire ; DIFFENDERFER, Jan Christian</creatorcontrib><description>Systems and methods for delay control are described herein. In one embodiment, a delay circuit comprises a first delay path and a second delay path. The delay circuit also comprises a plurality of switches, wherein each switch is coupled between different points on the first and second delay paths, and each switch is configured to turn on or off in response to a respective one of a plurality of select signals. The delay circuit further comprises a multiplexer having a first input coupled to an output of the first delay path, a second input coupled to an output of the second delay path, and an output coupled to an output of the delay circuit, wherein the multiplexer is configured to selectively couple one of the outputs of the first and second delay paths to the output of the delay circuit in response to a second select signal.</description><language>eng ; fre ; ger</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2018</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20181226&DB=EPODOC&CC=EP&NR=3195317B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25563,76318</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20181226&DB=EPODOC&CC=EP&NR=3195317B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>SINGH, Guneet</creatorcontrib><creatorcontrib>KIM, Robert Won Chol</creatorcontrib><creatorcontrib>SRINIVAS, Vaishnav</creatorcontrib><creatorcontrib>CHENG, Yuehchun Claire</creatorcontrib><creatorcontrib>DIFFENDERFER, Jan Christian</creatorcontrib><title>DELAY CIRCUIT WITH PARALLEL DELAY LINES AND INTERNAL SWITCHES BETWEEN THE DELAY LINES</title><description>Systems and methods for delay control are described herein. In one embodiment, a delay circuit comprises a first delay path and a second delay path. The delay circuit also comprises a plurality of switches, wherein each switch is coupled between different points on the first and second delay paths, and each switch is configured to turn on or off in response to a respective one of a plurality of select signals. The delay circuit further comprises a multiplexer having a first input coupled to an output of the first delay path, a second input coupled to an output of the second delay path, and an output coupled to an output of the delay circuit, wherein the multiplexer is configured to selectively couple one of the outputs of the first and second delay paths to the output of the delay circuit in response to a second select signal.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2018</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZAh1cfVxjFRw9gxyDvUMUQj3DPFQCHAMcvTxcfVRgMj5ePq5Bis4-rkoePqFuAb5OfooBAPVOXsARZ1cQ8JdXf0UQjxckVXzMLCmJeYUp_JCaW4GBTdXoA7d1IL8-NTigsTk1LzUknjXAGNDS1NjQ3MnQ2MilAAA3_ovxA</recordid><startdate>20181226</startdate><enddate>20181226</enddate><creator>SINGH, Guneet</creator><creator>KIM, Robert Won Chol</creator><creator>SRINIVAS, Vaishnav</creator><creator>CHENG, Yuehchun Claire</creator><creator>DIFFENDERFER, Jan Christian</creator><scope>EVB</scope></search><sort><creationdate>20181226</creationdate><title>DELAY CIRCUIT WITH PARALLEL DELAY LINES AND INTERNAL SWITCHES BETWEEN THE DELAY LINES</title><author>SINGH, Guneet ; KIM, Robert Won Chol ; SRINIVAS, Vaishnav ; CHENG, Yuehchun Claire ; DIFFENDERFER, Jan Christian</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP3195317B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre ; ger</language><creationdate>2018</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>SINGH, Guneet</creatorcontrib><creatorcontrib>KIM, Robert Won Chol</creatorcontrib><creatorcontrib>SRINIVAS, Vaishnav</creatorcontrib><creatorcontrib>CHENG, Yuehchun Claire</creatorcontrib><creatorcontrib>DIFFENDERFER, Jan Christian</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>SINGH, Guneet</au><au>KIM, Robert Won Chol</au><au>SRINIVAS, Vaishnav</au><au>CHENG, Yuehchun Claire</au><au>DIFFENDERFER, Jan Christian</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>DELAY CIRCUIT WITH PARALLEL DELAY LINES AND INTERNAL SWITCHES BETWEEN THE DELAY LINES</title><date>2018-12-26</date><risdate>2018</risdate><abstract>Systems and methods for delay control are described herein. In one embodiment, a delay circuit comprises a first delay path and a second delay path. The delay circuit also comprises a plurality of switches, wherein each switch is coupled between different points on the first and second delay paths, and each switch is configured to turn on or off in response to a respective one of a plurality of select signals. The delay circuit further comprises a multiplexer having a first input coupled to an output of the first delay path, a second input coupled to an output of the second delay path, and an output coupled to an output of the delay circuit, wherein the multiplexer is configured to selectively couple one of the outputs of the first and second delay paths to the output of the delay circuit in response to a second select signal.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng ; fre ; ger |
recordid | cdi_epo_espacenet_EP3195317B1 |
source | esp@cenet |
subjects | INFORMATION STORAGE PHYSICS STATIC STORES |
title | DELAY CIRCUIT WITH PARALLEL DELAY LINES AND INTERNAL SWITCHES BETWEEN THE DELAY LINES |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-13T02%3A12%3A45IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=SINGH,%20Guneet&rft.date=2018-12-26&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP3195317B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |