SYSTEMS AND METHODS FOR ASYMMETRIC MEMORY ACCESS TO MEMORY BANKS WITHIN INTEGRATED CIRCUIT SYSTEMS
Methods and systems are disclosed for asymmetric memory access to memory banks within integrated circuit (IC) systems. Disclosed embodiments include a memory and a memory controller within an integrated circuit. The memory includes a number of different memory banks, and the memory controller includ...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Patent |
Sprache: | eng ; fre ; ger |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | SINGH, Nitin FADER, Joachim HERRMANN, Stephan M JINDAL, Amit |
description | Methods and systems are disclosed for asymmetric memory access to memory banks within integrated circuit (IC) systems. Disclosed embodiments include a memory and a memory controller within an integrated circuit. The memory includes a number of different memory banks, and the memory controller includes a number of different access ports coupled to the memory banks. The memory controller is also configured to provide asymmetric memory access for access requests to memory banks based upon access ports used for memory access requests. Additional disclosed embodiments further use asymmetric access times or asymmetric access bandwidths to provide this asymmetric access to memory banks within system memories for integrated circuit (IC) systems. By providing asymmetric access times or bandwidths for multiple access ports within a memory controller to multiple different memory banks within a system memory, overall access latency or system cost is reduced for the IC systems. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP3113029A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP3113029A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP3113029A13</originalsourceid><addsrcrecordid>eNqNjLEKwjAURbM4iPoP7wcEYybHmLyaIEkk70nJVKrESbRQ_x871N3pcA-XsxQ3KsQYCHS0EJBdsgRNyqCphGlnbyYdUi6gjUEi4PQTRx3PBK1n5yP4yHjKmtGC8dlcPcOcXovFo3-OdTNzJaBBNm5bh3dXx6G_11f9dHhRUqrd_qCl-uPyBbfLM_Y</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>SYSTEMS AND METHODS FOR ASYMMETRIC MEMORY ACCESS TO MEMORY BANKS WITHIN INTEGRATED CIRCUIT SYSTEMS</title><source>esp@cenet</source><creator>SINGH, Nitin ; FADER, Joachim ; HERRMANN, Stephan M ; JINDAL, Amit</creator><creatorcontrib>SINGH, Nitin ; FADER, Joachim ; HERRMANN, Stephan M ; JINDAL, Amit</creatorcontrib><description>Methods and systems are disclosed for asymmetric memory access to memory banks within integrated circuit (IC) systems. Disclosed embodiments include a memory and a memory controller within an integrated circuit. The memory includes a number of different memory banks, and the memory controller includes a number of different access ports coupled to the memory banks. The memory controller is also configured to provide asymmetric memory access for access requests to memory banks based upon access ports used for memory access requests. Additional disclosed embodiments further use asymmetric access times or asymmetric access bandwidths to provide this asymmetric access to memory banks within system memories for integrated circuit (IC) systems. By providing asymmetric access times or bandwidths for multiple access ports within a memory controller to multiple different memory banks within a system memory, overall access latency or system cost is reduced for the IC systems.</description><language>eng ; fre ; ger</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2017</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20170104&DB=EPODOC&CC=EP&NR=3113029A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76290</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20170104&DB=EPODOC&CC=EP&NR=3113029A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>SINGH, Nitin</creatorcontrib><creatorcontrib>FADER, Joachim</creatorcontrib><creatorcontrib>HERRMANN, Stephan M</creatorcontrib><creatorcontrib>JINDAL, Amit</creatorcontrib><title>SYSTEMS AND METHODS FOR ASYMMETRIC MEMORY ACCESS TO MEMORY BANKS WITHIN INTEGRATED CIRCUIT SYSTEMS</title><description>Methods and systems are disclosed for asymmetric memory access to memory banks within integrated circuit (IC) systems. Disclosed embodiments include a memory and a memory controller within an integrated circuit. The memory includes a number of different memory banks, and the memory controller includes a number of different access ports coupled to the memory banks. The memory controller is also configured to provide asymmetric memory access for access requests to memory banks based upon access ports used for memory access requests. Additional disclosed embodiments further use asymmetric access times or asymmetric access bandwidths to provide this asymmetric access to memory banks within system memories for integrated circuit (IC) systems. By providing asymmetric access times or bandwidths for multiple access ports within a memory controller to multiple different memory banks within a system memory, overall access latency or system cost is reduced for the IC systems.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2017</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjLEKwjAURbM4iPoP7wcEYybHmLyaIEkk70nJVKrESbRQ_x871N3pcA-XsxQ3KsQYCHS0EJBdsgRNyqCphGlnbyYdUi6gjUEi4PQTRx3PBK1n5yP4yHjKmtGC8dlcPcOcXovFo3-OdTNzJaBBNm5bh3dXx6G_11f9dHhRUqrd_qCl-uPyBbfLM_Y</recordid><startdate>20170104</startdate><enddate>20170104</enddate><creator>SINGH, Nitin</creator><creator>FADER, Joachim</creator><creator>HERRMANN, Stephan M</creator><creator>JINDAL, Amit</creator><scope>EVB</scope></search><sort><creationdate>20170104</creationdate><title>SYSTEMS AND METHODS FOR ASYMMETRIC MEMORY ACCESS TO MEMORY BANKS WITHIN INTEGRATED CIRCUIT SYSTEMS</title><author>SINGH, Nitin ; FADER, Joachim ; HERRMANN, Stephan M ; JINDAL, Amit</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP3113029A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre ; ger</language><creationdate>2017</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>SINGH, Nitin</creatorcontrib><creatorcontrib>FADER, Joachim</creatorcontrib><creatorcontrib>HERRMANN, Stephan M</creatorcontrib><creatorcontrib>JINDAL, Amit</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>SINGH, Nitin</au><au>FADER, Joachim</au><au>HERRMANN, Stephan M</au><au>JINDAL, Amit</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>SYSTEMS AND METHODS FOR ASYMMETRIC MEMORY ACCESS TO MEMORY BANKS WITHIN INTEGRATED CIRCUIT SYSTEMS</title><date>2017-01-04</date><risdate>2017</risdate><abstract>Methods and systems are disclosed for asymmetric memory access to memory banks within integrated circuit (IC) systems. Disclosed embodiments include a memory and a memory controller within an integrated circuit. The memory includes a number of different memory banks, and the memory controller includes a number of different access ports coupled to the memory banks. The memory controller is also configured to provide asymmetric memory access for access requests to memory banks based upon access ports used for memory access requests. Additional disclosed embodiments further use asymmetric access times or asymmetric access bandwidths to provide this asymmetric access to memory banks within system memories for integrated circuit (IC) systems. By providing asymmetric access times or bandwidths for multiple access ports within a memory controller to multiple different memory banks within a system memory, overall access latency or system cost is reduced for the IC systems.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng ; fre ; ger |
recordid | cdi_epo_espacenet_EP3113029A1 |
source | esp@cenet |
subjects | CALCULATING COMPUTING COUNTING ELECTRIC DIGITAL DATA PROCESSING PHYSICS |
title | SYSTEMS AND METHODS FOR ASYMMETRIC MEMORY ACCESS TO MEMORY BANKS WITHIN INTEGRATED CIRCUIT SYSTEMS |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-02T09%3A28%3A12IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=SINGH,%20Nitin&rft.date=2017-01-04&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP3113029A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |