Circuit for digitizing a sum of signals

The present invention relates to a circuit for digitizing a sum of at least one first input signal and a plurality of second input signals comprising - a passive adder circuit arranged for performing a summation of the second input signals and for outputting a summation signal, - a multi-bit quantiz...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: CANNILLO FRANCESCO, MORGADO, ALONSO, PORRAZZO, SERENA
Format: Patent
Sprache:eng ; fre ; ger
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator CANNILLO FRANCESCO
MORGADO, ALONSO
PORRAZZO, SERENA
description The present invention relates to a circuit for digitizing a sum of at least one first input signal and a plurality of second input signals comprising - a passive adder circuit arranged for performing a summation of the second input signals and for outputting a summation signal, - a multi-bit quantizer circuit comprising a comparator arranged for comparing said summation signal applied at a first comparator input terminal with a signal applied at a second comparator input terminal, said signal being derived from the at least one first input signal and having an appropriate polarity so that the difference between the summation signal and said signal at the second comparator input terminal is indicative of the sum of the at least one first input signal and the plurality of second input signals, wherein the comparator is further arranged for producing a comparator output signal based on the sum of the at least one first input signal and the plurality of second input signals. The multi-bit quantizer circuit further comprises a control logic block for determining a multi-bit representation of the sum from the comparator output signal.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP2706666A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP2706666A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP2706666A13</originalsourceid><addsrcrecordid>eNrjZFB3zixKLs0sUUjLL1JIyUzPLMmsysxLV0hUKC7NVchPUyjOTM9LzCnmYWBNA1KpvFCam0HBzTXE2UM3tSA_PrW4IDE5NS-1JN41wMjcwAwIHA2NiVACADM7J0A</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Circuit for digitizing a sum of signals</title><source>esp@cenet</source><creator>CANNILLO FRANCESCO ; MORGADO, ALONSO ; PORRAZZO, SERENA</creator><creatorcontrib>CANNILLO FRANCESCO ; MORGADO, ALONSO ; PORRAZZO, SERENA</creatorcontrib><description>The present invention relates to a circuit for digitizing a sum of at least one first input signal and a plurality of second input signals comprising - a passive adder circuit arranged for performing a summation of the second input signals and for outputting a summation signal, - a multi-bit quantizer circuit comprising a comparator arranged for comparing said summation signal applied at a first comparator input terminal with a signal applied at a second comparator input terminal, said signal being derived from the at least one first input signal and having an appropriate polarity so that the difference between the summation signal and said signal at the second comparator input terminal is indicative of the sum of the at least one first input signal and the plurality of second input signals, wherein the comparator is further arranged for producing a comparator output signal based on the sum of the at least one first input signal and the plurality of second input signals. The multi-bit quantizer circuit further comprises a control logic block for determining a multi-bit representation of the sum from the comparator output signal.</description><language>eng ; fre ; ger</language><subject>BASIC ELECTRONIC CIRCUITRY ; CODE CONVERSION IN GENERAL ; CODING ; DECODING ; ELECTRICITY</subject><creationdate>2014</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20140312&amp;DB=EPODOC&amp;CC=EP&amp;NR=2706666A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20140312&amp;DB=EPODOC&amp;CC=EP&amp;NR=2706666A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>CANNILLO FRANCESCO</creatorcontrib><creatorcontrib>MORGADO, ALONSO</creatorcontrib><creatorcontrib>PORRAZZO, SERENA</creatorcontrib><title>Circuit for digitizing a sum of signals</title><description>The present invention relates to a circuit for digitizing a sum of at least one first input signal and a plurality of second input signals comprising - a passive adder circuit arranged for performing a summation of the second input signals and for outputting a summation signal, - a multi-bit quantizer circuit comprising a comparator arranged for comparing said summation signal applied at a first comparator input terminal with a signal applied at a second comparator input terminal, said signal being derived from the at least one first input signal and having an appropriate polarity so that the difference between the summation signal and said signal at the second comparator input terminal is indicative of the sum of the at least one first input signal and the plurality of second input signals, wherein the comparator is further arranged for producing a comparator output signal based on the sum of the at least one first input signal and the plurality of second input signals. The multi-bit quantizer circuit further comprises a control logic block for determining a multi-bit representation of the sum from the comparator output signal.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>CODE CONVERSION IN GENERAL</subject><subject>CODING</subject><subject>DECODING</subject><subject>ELECTRICITY</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2014</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZFB3zixKLs0sUUjLL1JIyUzPLMmsysxLV0hUKC7NVchPUyjOTM9LzCnmYWBNA1KpvFCam0HBzTXE2UM3tSA_PrW4IDE5NS-1JN41wMjcwAwIHA2NiVACADM7J0A</recordid><startdate>20140312</startdate><enddate>20140312</enddate><creator>CANNILLO FRANCESCO</creator><creator>MORGADO, ALONSO</creator><creator>PORRAZZO, SERENA</creator><scope>EVB</scope></search><sort><creationdate>20140312</creationdate><title>Circuit for digitizing a sum of signals</title><author>CANNILLO FRANCESCO ; MORGADO, ALONSO ; PORRAZZO, SERENA</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP2706666A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre ; ger</language><creationdate>2014</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>CODE CONVERSION IN GENERAL</topic><topic>CODING</topic><topic>DECODING</topic><topic>ELECTRICITY</topic><toplevel>online_resources</toplevel><creatorcontrib>CANNILLO FRANCESCO</creatorcontrib><creatorcontrib>MORGADO, ALONSO</creatorcontrib><creatorcontrib>PORRAZZO, SERENA</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>CANNILLO FRANCESCO</au><au>MORGADO, ALONSO</au><au>PORRAZZO, SERENA</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Circuit for digitizing a sum of signals</title><date>2014-03-12</date><risdate>2014</risdate><abstract>The present invention relates to a circuit for digitizing a sum of at least one first input signal and a plurality of second input signals comprising - a passive adder circuit arranged for performing a summation of the second input signals and for outputting a summation signal, - a multi-bit quantizer circuit comprising a comparator arranged for comparing said summation signal applied at a first comparator input terminal with a signal applied at a second comparator input terminal, said signal being derived from the at least one first input signal and having an appropriate polarity so that the difference between the summation signal and said signal at the second comparator input terminal is indicative of the sum of the at least one first input signal and the plurality of second input signals, wherein the comparator is further arranged for producing a comparator output signal based on the sum of the at least one first input signal and the plurality of second input signals. The multi-bit quantizer circuit further comprises a control logic block for determining a multi-bit representation of the sum from the comparator output signal.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; fre ; ger
recordid cdi_epo_espacenet_EP2706666A1
source esp@cenet
subjects BASIC ELECTRONIC CIRCUITRY
CODE CONVERSION IN GENERAL
CODING
DECODING
ELECTRICITY
title Circuit for digitizing a sum of signals
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-19T12%3A06%3A27IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=CANNILLO%20FRANCESCO&rft.date=2014-03-12&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP2706666A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true