POWER SEMICONDUCTOR DEVICE AND CORRESPONDING METHOD

A power transistor includes a plurality of transistor cells. Each transistor cell has a first electrode coupled to a first electrode interconnection region overlying a first major surface, a control electrode coupled to a control electrode interconnection region overlying the first major surface, an...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: SEELY, WARREN, LEROY, PAVIO, JEANNE, S, DAVIES, ROBERT, BRUCE
Format: Patent
Sprache:eng ; fre ; ger
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator SEELY, WARREN, LEROY
PAVIO, JEANNE, S
DAVIES, ROBERT, BRUCE
description A power transistor includes a plurality of transistor cells. Each transistor cell has a first electrode coupled to a first electrode interconnection region overlying a first major surface, a control electrode coupled to a control electrode interconnection region overlying the first major surface, and a second electrode coupled to a second electrode interconnection region overlying a second major surface. Each transistor cell has an approximately constant doping concentration in the channel region. A dielectric platform is used as an edge termination of an epitaxial layer to maintain substantially planar equipotential lines therein. The power transistor finds particular utility in radio frequency applications operating at a frequency greater than 500 megahertz and dissipating more than 5 watts of power. The semiconductor die and package are designed so that the power transistor can efficiently operate under such severe conditions.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP1654765A2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP1654765A2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP1654765A23</originalsourceid><addsrcrecordid>eNrjZDAO8A93DVIIdvX1dPb3cwl1DvEPUnBxDfN0dlVw9HNRcPYPCnINDgBKefq5K_i6hnj4u_AwsKYl5hSn8kJpbgYFN9cQZw_d1IL8-NTigsTk1LzUknjXAEMzUxNzM1NHI2MilAAAbdsm9Q</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>POWER SEMICONDUCTOR DEVICE AND CORRESPONDING METHOD</title><source>esp@cenet</source><creator>SEELY, WARREN, LEROY ; PAVIO, JEANNE, S ; DAVIES, ROBERT, BRUCE</creator><creatorcontrib>SEELY, WARREN, LEROY ; PAVIO, JEANNE, S ; DAVIES, ROBERT, BRUCE</creatorcontrib><description>A power transistor includes a plurality of transistor cells. Each transistor cell has a first electrode coupled to a first electrode interconnection region overlying a first major surface, a control electrode coupled to a control electrode interconnection region overlying the first major surface, and a second electrode coupled to a second electrode interconnection region overlying a second major surface. Each transistor cell has an approximately constant doping concentration in the channel region. A dielectric platform is used as an edge termination of an epitaxial layer to maintain substantially planar equipotential lines therein. The power transistor finds particular utility in radio frequency applications operating at a frequency greater than 500 megahertz and dissipating more than 5 watts of power. The semiconductor die and package are designed so that the power transistor can efficiently operate under such severe conditions.</description><edition>7</edition><language>eng ; fre ; ger</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2006</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20060510&amp;DB=EPODOC&amp;CC=EP&amp;NR=1654765A2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76419</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20060510&amp;DB=EPODOC&amp;CC=EP&amp;NR=1654765A2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>SEELY, WARREN, LEROY</creatorcontrib><creatorcontrib>PAVIO, JEANNE, S</creatorcontrib><creatorcontrib>DAVIES, ROBERT, BRUCE</creatorcontrib><title>POWER SEMICONDUCTOR DEVICE AND CORRESPONDING METHOD</title><description>A power transistor includes a plurality of transistor cells. Each transistor cell has a first electrode coupled to a first electrode interconnection region overlying a first major surface, a control electrode coupled to a control electrode interconnection region overlying the first major surface, and a second electrode coupled to a second electrode interconnection region overlying a second major surface. Each transistor cell has an approximately constant doping concentration in the channel region. A dielectric platform is used as an edge termination of an epitaxial layer to maintain substantially planar equipotential lines therein. The power transistor finds particular utility in radio frequency applications operating at a frequency greater than 500 megahertz and dissipating more than 5 watts of power. The semiconductor die and package are designed so that the power transistor can efficiently operate under such severe conditions.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2006</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDAO8A93DVIIdvX1dPb3cwl1DvEPUnBxDfN0dlVw9HNRcPYPCnINDgBKefq5K_i6hnj4u_AwsKYl5hSn8kJpbgYFN9cQZw_d1IL8-NTigsTk1LzUknjXAEMzUxNzM1NHI2MilAAAbdsm9Q</recordid><startdate>20060510</startdate><enddate>20060510</enddate><creator>SEELY, WARREN, LEROY</creator><creator>PAVIO, JEANNE, S</creator><creator>DAVIES, ROBERT, BRUCE</creator><scope>EVB</scope></search><sort><creationdate>20060510</creationdate><title>POWER SEMICONDUCTOR DEVICE AND CORRESPONDING METHOD</title><author>SEELY, WARREN, LEROY ; PAVIO, JEANNE, S ; DAVIES, ROBERT, BRUCE</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP1654765A23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre ; ger</language><creationdate>2006</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>SEELY, WARREN, LEROY</creatorcontrib><creatorcontrib>PAVIO, JEANNE, S</creatorcontrib><creatorcontrib>DAVIES, ROBERT, BRUCE</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>SEELY, WARREN, LEROY</au><au>PAVIO, JEANNE, S</au><au>DAVIES, ROBERT, BRUCE</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>POWER SEMICONDUCTOR DEVICE AND CORRESPONDING METHOD</title><date>2006-05-10</date><risdate>2006</risdate><abstract>A power transistor includes a plurality of transistor cells. Each transistor cell has a first electrode coupled to a first electrode interconnection region overlying a first major surface, a control electrode coupled to a control electrode interconnection region overlying the first major surface, and a second electrode coupled to a second electrode interconnection region overlying a second major surface. Each transistor cell has an approximately constant doping concentration in the channel region. A dielectric platform is used as an edge termination of an epitaxial layer to maintain substantially planar equipotential lines therein. The power transistor finds particular utility in radio frequency applications operating at a frequency greater than 500 megahertz and dissipating more than 5 watts of power. The semiconductor die and package are designed so that the power transistor can efficiently operate under such severe conditions.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; fre ; ger
recordid cdi_epo_espacenet_EP1654765A2
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title POWER SEMICONDUCTOR DEVICE AND CORRESPONDING METHOD
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-08T00%3A49%3A20IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=SEELY,%20WARREN,%20LEROY&rft.date=2006-05-10&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP1654765A2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true