RF POWER AMPLIFIER EMPLOYING BIAS CIRCUIT TOPOLOGIES FOR MINIMIZATION OF RF AMPLIFIER MEMORY EFFECTS

An RF power amplifier having reduced memory effects is disclosed. This is achieved by a novel design of the DC supply feed network to achieve low impedance across video frequencies, whilst maintaining the correct RF output matching. One or more transmission zeros are provided in the bias circuit tra...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: MASLENNIKOV, NIKOLAI, SPILLER, GARETH, KHANIFAR, AHMAD
Format: Patent
Sprache:eng ; fre ; ger
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator MASLENNIKOV, NIKOLAI
SPILLER, GARETH
KHANIFAR, AHMAD
description An RF power amplifier having reduced memory effects is disclosed. This is achieved by a novel design of the DC supply feed network to achieve low impedance across video frequencies, whilst maintaining the correct RF output matching. One or more transmission zeros are provided in the bias circuit transfer function, which are positioned in the video bandwidth so as to provide low and relatively constant impedance across the video bandwidth. Also, a parallel DC feed line may be employed to reduce impedance across the video bandwidth. The reduction in memory effects allows improved performance of predistortion linearization techniques and an implementation in a feed forward amplifier employing predistortion linearization is also disclosed.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_EP1576724A4</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>EP1576724A4</sourcerecordid><originalsourceid>FETCH-epo_espacenet_EP1576724A43</originalsourceid><addsrcrecordid>eNqNjLEKwjAQQLM4iPoP9wMOarVzDHf1oMmFJEXqUorGSbRQ_x87CK5O7w2PN1e3QODljAG09TUTT4aTScuugiPrCIaDaThBEi-1VIwRSAJYdmz5ohOLAyGYRr-FRSuhBSRCk-JSze79Y8yrLxcKCJM5rfPw6vI49Nf8zO8O_WZfHsptoYvdH8kHBKY0YA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>RF POWER AMPLIFIER EMPLOYING BIAS CIRCUIT TOPOLOGIES FOR MINIMIZATION OF RF AMPLIFIER MEMORY EFFECTS</title><source>esp@cenet</source><creator>MASLENNIKOV, NIKOLAI ; SPILLER, GARETH ; KHANIFAR, AHMAD</creator><creatorcontrib>MASLENNIKOV, NIKOLAI ; SPILLER, GARETH ; KHANIFAR, AHMAD</creatorcontrib><description>An RF power amplifier having reduced memory effects is disclosed. This is achieved by a novel design of the DC supply feed network to achieve low impedance across video frequencies, whilst maintaining the correct RF output matching. One or more transmission zeros are provided in the bias circuit transfer function, which are positioned in the video bandwidth so as to provide low and relatively constant impedance across the video bandwidth. Also, a parallel DC feed line may be employed to reduce impedance across the video bandwidth. The reduction in memory effects allows improved performance of predistortion linearization techniques and an implementation in a feed forward amplifier employing predistortion linearization is also disclosed.</description><edition>7</edition><language>eng ; fre ; ger</language><subject>AMPLIFIERS ; BASIC ELECTRONIC CIRCUITRY ; ELECTRICITY</subject><creationdate>2006</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20061004&amp;DB=EPODOC&amp;CC=EP&amp;NR=1576724A4$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20061004&amp;DB=EPODOC&amp;CC=EP&amp;NR=1576724A4$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>MASLENNIKOV, NIKOLAI</creatorcontrib><creatorcontrib>SPILLER, GARETH</creatorcontrib><creatorcontrib>KHANIFAR, AHMAD</creatorcontrib><title>RF POWER AMPLIFIER EMPLOYING BIAS CIRCUIT TOPOLOGIES FOR MINIMIZATION OF RF AMPLIFIER MEMORY EFFECTS</title><description>An RF power amplifier having reduced memory effects is disclosed. This is achieved by a novel design of the DC supply feed network to achieve low impedance across video frequencies, whilst maintaining the correct RF output matching. One or more transmission zeros are provided in the bias circuit transfer function, which are positioned in the video bandwidth so as to provide low and relatively constant impedance across the video bandwidth. Also, a parallel DC feed line may be employed to reduce impedance across the video bandwidth. The reduction in memory effects allows improved performance of predistortion linearization techniques and an implementation in a feed forward amplifier employing predistortion linearization is also disclosed.</description><subject>AMPLIFIERS</subject><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRICITY</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2006</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjLEKwjAQQLM4iPoP9wMOarVzDHf1oMmFJEXqUorGSbRQ_x87CK5O7w2PN1e3QODljAG09TUTT4aTScuugiPrCIaDaThBEi-1VIwRSAJYdmz5ohOLAyGYRr-FRSuhBSRCk-JSze79Y8yrLxcKCJM5rfPw6vI49Nf8zO8O_WZfHsptoYvdH8kHBKY0YA</recordid><startdate>20061004</startdate><enddate>20061004</enddate><creator>MASLENNIKOV, NIKOLAI</creator><creator>SPILLER, GARETH</creator><creator>KHANIFAR, AHMAD</creator><scope>EVB</scope></search><sort><creationdate>20061004</creationdate><title>RF POWER AMPLIFIER EMPLOYING BIAS CIRCUIT TOPOLOGIES FOR MINIMIZATION OF RF AMPLIFIER MEMORY EFFECTS</title><author>MASLENNIKOV, NIKOLAI ; SPILLER, GARETH ; KHANIFAR, AHMAD</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_EP1576724A43</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng ; fre ; ger</language><creationdate>2006</creationdate><topic>AMPLIFIERS</topic><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRICITY</topic><toplevel>online_resources</toplevel><creatorcontrib>MASLENNIKOV, NIKOLAI</creatorcontrib><creatorcontrib>SPILLER, GARETH</creatorcontrib><creatorcontrib>KHANIFAR, AHMAD</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>MASLENNIKOV, NIKOLAI</au><au>SPILLER, GARETH</au><au>KHANIFAR, AHMAD</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>RF POWER AMPLIFIER EMPLOYING BIAS CIRCUIT TOPOLOGIES FOR MINIMIZATION OF RF AMPLIFIER MEMORY EFFECTS</title><date>2006-10-04</date><risdate>2006</risdate><abstract>An RF power amplifier having reduced memory effects is disclosed. This is achieved by a novel design of the DC supply feed network to achieve low impedance across video frequencies, whilst maintaining the correct RF output matching. One or more transmission zeros are provided in the bias circuit transfer function, which are positioned in the video bandwidth so as to provide low and relatively constant impedance across the video bandwidth. Also, a parallel DC feed line may be employed to reduce impedance across the video bandwidth. The reduction in memory effects allows improved performance of predistortion linearization techniques and an implementation in a feed forward amplifier employing predistortion linearization is also disclosed.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng ; fre ; ger
recordid cdi_epo_espacenet_EP1576724A4
source esp@cenet
subjects AMPLIFIERS
BASIC ELECTRONIC CIRCUITRY
ELECTRICITY
title RF POWER AMPLIFIER EMPLOYING BIAS CIRCUIT TOPOLOGIES FOR MINIMIZATION OF RF AMPLIFIER MEMORY EFFECTS
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-29T17%3A54%3A54IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=MASLENNIKOV,%20NIKOLAI&rft.date=2006-10-04&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EEP1576724A4%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true